Performance Analysis of SRAM Cell Designed using MOS and Floating-gate MOS for Ultralow Power Technology

Author(s):  
Surbhi Bharti ◽  
Ashwni Kumar ◽  
Ritu Kandari ◽  
Sheetal Singh
Author(s):  
Kanan Bala Ray ◽  
Sushanta Kumar Mandal ◽  
Shivalal Patro

<em>In this paper floating gate MOS (FGMOS) along with sleep transistor technique and leakage control transistor (LECTOR) technique has been used to design low power SRAM cell. Detailed investigation on operation, analysis and result comparison of conventional 6T, FGSRAM, FGSLEEPY, FGLECTOR and FGSLEEPY LECTOR has been done. All the simulations are done in Cadence Virtuoso environment on 45 nm standard CMOS technology with 1 V power supply voltage. Simulation results show that FGSLEEPY LECTOR SRAM cell consumes very low power and achieves high stability compared to conventional FGSRAM Cell</em>


2016 ◽  
Vol 9 (45) ◽  
Author(s):  
Kanan Bala Ray ◽  
Sushanta K. Mandal ◽  
B. Shivalal Patro

Sign in / Sign up

Export Citation Format

Share Document