A digital switching scheme to reduce DAC glitches using code-dependent randomization

Author(s):  
Oscar Morales Chacon ◽  
J Jacob Wikner ◽  
Atila Alvandpour ◽  
Liter Siek
1989 ◽  
Vol 25 (3) ◽  
pp. 209 ◽  
Author(s):  
A. Jajszczyk

Energies ◽  
2021 ◽  
Vol 14 (5) ◽  
pp. 1462
Author(s):  
Ming-Fa Tsai ◽  
Chung-Shi Tseng ◽  
Po-Jen Cheng

This paper presents the design and implementation of an application-specific integrated circuit (ASIC) for a discrete-time current control and space-vector pulse-width modulation (SVPWM) with asymmetric five-segment switching scheme for AC motor drives. As compared to a conventional three-phase symmetric seven-segment switching SVPWM scheme, the proposed method involves five-segment two-phase switching in each switching period, so the inverter switching times and power loss can be reduced by 33%. In addition, the produced PWM signal is asymmetric with respect to the center-symmetric triangular carrier wave, and the voltage command signal from the discrete-time current control output can be given in each half period of the PWM switching time interval, hence increasing the system bandwidth and allowing the motor drive system with better dynamic response. For the verification of the proposed SVPWM modulation scheme, the current control function in the stationary reference frame is also included in the design of the ASIC. The design is firstly verified by using PSIM simulation tool. Then, a DE0-nano field programmable gate array (FPGA) control board is employed to drive a 300W permanent-magnet synchronous motor (PMSM) for the experimental verification of the ASIC.


2016 ◽  
Vol 63 (7) ◽  
pp. 982-993 ◽  
Author(s):  
Xin Fan ◽  
Mikkel B. Stegmann ◽  
Oliver Schrape ◽  
Steffen Zeidler ◽  
Isac G. Jensen ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document