Analytical Phase-Noise Modeling and Charge Pump Optimization for Fractional-$N$ PLLs

2010 ◽  
Vol 57 (8) ◽  
pp. 1914-1924 ◽  
Author(s):  
F Herzel ◽  
S A Osmany ◽  
J C Scheytt
2021 ◽  
pp. 2140002
Author(s):  
Yanbo Chen ◽  
Shubin Zhang

Phase Locked Loop (PLL) circuit plays an important part in electronic communication system in providing high-frequency clock, recovering the clock from data signal and so on. The performance of PLL affects the whole system. As the frequency of PLL increases, designing a PLL circuit with lower jitter and phase noise becomes a big challenge. To suppress the phase noise, the optimization of Voltage Controlled Oscillator (VCO) is very important. As the power supply voltage degrades, the VCO becomes more sensitive to supply noise. In this work, a three-stage feedforward ring VCO (FRVCO) is designed and analyzed to increase the output frequency. A novel supply-noise sensing (SNS) circuit is proposed to suppress the supply noise’s influence on output frequency. Based on these, a 1.2 V 2 GHz PLL circuit is implemented in 110 nm CMOS process. The phase noise of this CMOS charge pump (CP) PLL is 117 dBc/Hz@1 MHz from test results which proves it works successfully in suppressing phase noise.


2020 ◽  
Vol 100 ◽  
pp. 104784
Author(s):  
Emad Ebrahimi ◽  
Sasan Naseh ◽  
Ali Ebrahimi ◽  
Mohammad Maymandi-Nejad

2010 ◽  
Vol 57 (9) ◽  
pp. 671-675 ◽  
Author(s):  
Salvatore Levantino ◽  
Luca Collamati ◽  
Carlo Samori ◽  
Andrea L. Lacaita

Author(s):  
P. Maffezzoni ◽  
S. Levantino ◽  
C. Samori ◽  
A. L. Lacaita ◽  
D. D'Amore ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document