scholarly journals A Low-Power Time-to-Digital Converter for the CMS Endcap Timing Layer (ETL) Upgrade

Author(s):  
Wei Zhang ◽  
Hanhan Sun ◽  
Christopher Edwards ◽  
Datao Gong ◽  
Xing Huang ◽  
...  
2011 ◽  
Author(s):  
K. Kim ◽  
M. Ikebe ◽  
A. Kondou ◽  
J. Motohisa ◽  
Y. Amemiya ◽  
...  

2011 ◽  
Vol 2011 ◽  
pp. 1-9
Author(s):  
Ni Xu ◽  
Woogeun Rhee ◽  
Zhihua Wang

This paper describes recent semidigital architectures of the phase-locked loop (PLL) systems for low-cost low-power clock generation. With the absence of the time-to-digital converter (TDC), the semi-digital PLL (SDPLL) enables low-power linear phase detection and does not necessarily require advanced CMOS technology while maintaining a technology scalability feature. Two design examples in 0.18 μm CMOS and 65 nm CMOS are presented with hardware and simulation results, respectively.


Sign in / Sign up

Export Citation Format

Share Document