A 0.8-V, 2.55-GHz, 2.62-mW Charge-Pump PLL With High Spectrum Purity

Author(s):  
Lianxi Liu ◽  
Yaling Ji ◽  
Xufeng Liao ◽  
Zhenghe Qin ◽  
Hongzhi Liang
Keyword(s):  
2020 ◽  
Vol 67 (12) ◽  
pp. 2903-2907
Author(s):  
E. Ali ◽  
F. Haddad ◽  
W. Rahajandraibe ◽  
N. Nizamani ◽  
C. Hangmann ◽  
...  

2018 ◽  
Vol 7 (2.12) ◽  
pp. 348
Author(s):  
Rajeshwari D S ◽  
P V Rao ◽  
Ramesh Karmungi

This paper presents design and simulation of charge pump architectures for 10GHz Charge Pump Phase locked Loop. Differential delay cell VCO with symmetric load and Programmable frequency divider are efficiently implemented in loop. Able to achieve Peak jitter of the Divider 10ns, Peak jitter of VCO 205ps at 1GHz.Charge pump is analysed in loop by reduced current mismatch using improved high swing cascode structure including start up circuitand it has low turn ON voltage and high ouput impedance to provide stable voltage.Charge pump results current mismatch less than 0.05%.10GHz DPLL is simulated with 65nm techonology, 1.2V and tsmc foundary model files


2014 ◽  
Vol E97.C (4) ◽  
pp. 316-324 ◽  
Author(s):  
Jeonghoon HAN ◽  
Masaya MIYAHARA ◽  
Akira MATSUZAWA

2015 ◽  
Vol 70 ◽  
pp. 392-398 ◽  
Author(s):  
Aravinda Koithyar ◽  
T.K. Ramesh

Author(s):  
Debashis Dhar ◽  
P. T. M. van Zeijl ◽  
D. Milosevic ◽  
H. Gao ◽  
P. G. M. Baltus
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document