A novel fractional-order charge-pump PLL with the fractional-order loop filter

Author(s):  
Tianren Feng ◽  
Chi Xu ◽  
Duli Yu
2014 ◽  
Vol 43 (6) ◽  
pp. 776-792 ◽  
Author(s):  
Madhab Chandra Tripathy ◽  
Debasmita Mondal ◽  
Karabi Biswas ◽  
Siddhartha Sen

2020 ◽  
Vol 67 (12) ◽  
pp. 2903-2907
Author(s):  
E. Ali ◽  
F. Haddad ◽  
W. Rahajandraibe ◽  
N. Nizamani ◽  
C. Hangmann ◽  
...  

Author(s):  
P.N. Metange ◽  
K. B. Khanchandani

<p>This paper presents the analysis and design of high performance phase frequency detector, charge pump and loop filter circuits for phase locked loop in wireless applications. The proposed phase frequency detector (PFD) consumes only 8 µW and utilises small area. Also, at 1.8V voltage supply the maximum operation frequency of the conventional PFD is 500 MHz whereas proposed PFD is 5 GHz. Hence, highly suitable for low power, high speed and low jitter applications.  The differential charge pump uses switches using NMOS and the inverter delays for up and down signals do not generate any offset due to its fully symmetric operation. This configuration doubles the range of output voltage compliance compared to single ended charge pump. Differential stage is less sensitive to the leakage current since leakage current behaves as common mode offset with the dual output stages. All the circuits are implemented using cadence 0.18 μm CMOS Process.</p>


2018 ◽  
Vol 7 (2.12) ◽  
pp. 348
Author(s):  
Rajeshwari D S ◽  
P V Rao ◽  
Ramesh Karmungi

This paper presents design and simulation of charge pump architectures for 10GHz Charge Pump Phase locked Loop. Differential delay cell VCO with symmetric load and Programmable frequency divider are efficiently implemented in loop. Able to achieve Peak jitter of the Divider 10ns, Peak jitter of VCO 205ps at 1GHz.Charge pump is analysed in loop by reduced current mismatch using improved high swing cascode structure including start up circuitand it has low turn ON voltage and high ouput impedance to provide stable voltage.Charge pump results current mismatch less than 0.05%.10GHz DPLL is simulated with 65nm techonology, 1.2V and tsmc foundary model files


2014 ◽  
Vol E97.C (4) ◽  
pp. 316-324 ◽  
Author(s):  
Jeonghoon HAN ◽  
Masaya MIYAHARA ◽  
Akira MATSUZAWA

Sign in / Sign up

Export Citation Format

Share Document