scholarly journals 10Ghz Charge Pump PLL for Low Jitter Applica-tions

2018 ◽  
Vol 7 (2.12) ◽  
pp. 348
Author(s):  
Rajeshwari D S ◽  
P V Rao ◽  
Ramesh Karmungi

This paper presents design and simulation of charge pump architectures for 10GHz Charge Pump Phase locked Loop. Differential delay cell VCO with symmetric load and Programmable frequency divider are efficiently implemented in loop. Able to achieve Peak jitter of the Divider 10ns, Peak jitter of VCO 205ps at 1GHz.Charge pump is analysed in loop by reduced current mismatch using improved high swing cascode structure including start up circuitand it has low turn ON voltage and high ouput impedance to provide stable voltage.Charge pump results current mismatch less than 0.05%.10GHz DPLL is simulated with 65nm techonology, 1.2V and tsmc foundary model files

2016 ◽  
Vol 37 (1) ◽  
pp. 015006
Author(s):  
Min Chen ◽  
Yuntao Liu ◽  
Zhichao Li ◽  
Jingbo Xiao ◽  
Jie Chen

2010 ◽  
Vol 31 (10) ◽  
pp. 105002
Author(s):  
Guo Zhongjie ◽  
Liu Youbao ◽  
Wu Longsheng ◽  
Wang Xihu ◽  
Tang Wei

2001 ◽  
Vol 37 (11) ◽  
pp. 669 ◽  
Author(s):  
Sungkyung Park ◽  
Youngdon Choi ◽  
Sang-Geun Lee ◽  
Yeon-Jae Jung ◽  
Sin-Chong Park ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document