A new chaotic oscillator containing generalised memristor, single op-amp and RLC with chaos suppression and an application for the random number generation

2019 ◽  
Vol 228 (10) ◽  
pp. 2233-2245 ◽  
Author(s):  
Jay Prakash Singh ◽  
Jit Koley ◽  
Akif Akgul ◽  
Bilal Gurevin ◽  
Binoy Krishna Roy
Author(s):  
Sundararaman Rajagopalan ◽  
Sivaraman Rethinam ◽  
Aekula Navya Deepika ◽  
Ambati Priyadarshini ◽  
Manepalli Jyothirmai ◽  
...  

Author(s):  
R. Chase Harrison ◽  
Benjamin K. Rhea ◽  
Frank T. Werner ◽  
Robert N. Dean

The desirable properties exhibited in some nonlinear dynamical systems have many potential uses. These properties include sensitivity to initial conditions, wide bandwidth, and long-term aperiodicity, which lend themselves to applications such as random number generation, communication and audio ranging systems. Chaotic systems can be realized in electronics by using inexpensive and readily available parts. Many of these systems have been verified in electronics using nonpermanent prototyping at very low frequencies; however, this restricts the range of potential applications. In particular, random number generation (RNG) benefits from an increase in operation frequency, since it is proportional to the amount of bits that can be produced per second. This work looks specifically at the nonlinear element in the chaotic system and evaluates its frequency limitations in electronics. In practice, many of nonlinearities are difficult to implement in high speed electronics. In addition to this restriction, the use of complex feedback paths and large inductors prevents the miniaturization that is desirable for implementing chaotic circuits in other electronic systems. By carefully analyzing the fundamental dynamics that govern the chaotic system, these problems can be addressed. Presented in this work is the design and realization of a high frequency chaotic oscillator that exhibits complex and rich dynamics while using a compact footprint and low power consumption.


2015 ◽  
Vol 46 (12) ◽  
pp. 1364-1370 ◽  
Author(s):  
Myunghwan Park ◽  
John C. Rodgers ◽  
Daniel P. Lathrop

2014 ◽  
Vol 1 ◽  
pp. 272-275 ◽  
Author(s):  
Vincent Canals ◽  
Antoni Morro ◽  
Josep L. Rosselló

2021 ◽  
Vol 485 ◽  
pp. 126736
Author(s):  
Muhammad Imran ◽  
Vito Sorianello ◽  
Francesco Fresi ◽  
Bushra Jalil ◽  
Marco Romagnoli ◽  
...  

2021 ◽  
Vol 11 (8) ◽  
pp. 3330
Author(s):  
Pietro Nannipieri ◽  
Stefano Di Matteo ◽  
Luca Baldanzi ◽  
Luca Crocetti ◽  
Jacopo Belli ◽  
...  

Random numbers are widely employed in cryptography and security applications. If the generation process is weak, the whole chain of security can be compromised: these weaknesses could be exploited by an attacker to retrieve the information, breaking even the most robust implementation of a cipher. Due to their intrinsic close relationship with analogue parameters of the circuit, True Random Number Generators are usually tailored on specific silicon technology and are not easily scalable on programmable hardware, without affecting their entropy. On the other hand, programmable hardware and programmable System on Chip are gaining large adoption rate, also in security critical application, where high quality random number generation is mandatory. The work presented herein describes the design and the validation of a digital True Random Number Generator for cryptographically secure applications on Field Programmable Gate Array. After a preliminary study of literature and standards specifying requirements for random number generation, the design flow is illustrated, from specifications definition to the synthesis phase. Several solutions have been studied to assess their performances on a Field Programmable Gate Array device, with the aim to select the highest performance architecture. The proposed designs have been tested and validated, employing official test suites released by NIST standardization body, assessing the independence from the place and route and the randomness degree of the generated output. An architecture derived from the Fibonacci-Galois Ring Oscillator has been selected and synthesized on Intel Stratix IV, supporting throughput up to 400 Mbps. The achieved entropy in the best configuration is greater than 0.995.


2015 ◽  
Vol 137 ◽  
pp. 828-836 ◽  
Author(s):  
Che-Chi Shu ◽  
Vu Tran ◽  
Jeremy Binagia ◽  
Doraiswami Ramkrishna

Sign in / Sign up

Export Citation Format

Share Document