Multi-node static logic implications for redundancy identification

Author(s):  
Kabir Gulrajani ◽  
Michael S. Hsiao
2021 ◽  
Author(s):  
Lingxiao Li ◽  
Lu Li ◽  
Yanan Wang ◽  
Baolin Feng ◽  
Guojiang Li

Arithmetic Logic Unit (ALU) is the main component in the processors. Most important design consideration in integrated circuit is power. In all the components of ALU data path is the active one and it consumes more percent of power in the total power. In the modern microprocessors it is important to have power efficient data paths. To reduce the power consumption in microprocessors the ALU is designed using PNS-FCR static CMOS logic. In this paper static CMOS logic is used to reduce power consumption. Static technique does not need any clock. So it leads to less power consumption. For the implementation of the ALU with the PNS-FCR static logic mentor graphics tool is used. The power consumption of ALU is compared with and without using FCR. An 8-bit ALU is designed in mentor graphics with 130nm technology. The proposed design methodology gives less power consumption


Sign in / Sign up

Export Citation Format

Share Document