scholarly journals Low-power shared memory architecture power mode for mobile system-on-chip

2014 ◽  
Vol 11 (8) ◽  
pp. 20140205-20140205
Author(s):  
Junghwa Kim ◽  
Jun-Ho Huh ◽  
Soo-Yong Kim ◽  
Suk Won Kim ◽  
Joon-Sung Yang
2012 ◽  
Vol 2012 ◽  
pp. 1-12 ◽  
Author(s):  
Shaily Mittal ◽  
Nitin

Nowadays, Multiprocessor System-on-Chip (MPSoC) architectures are mainly focused on by manufacturers to provide increased concurrency, instead of increased clock speed, for embedded systems. However, managing concurrency is a tough task. Hence, one major issue is to synchronize concurrent accesses to shared memory. An important characteristic of any system design process is memory configuration and data flow management. Although, it is very important to select a correct memory configuration, it might be equally imperative to choreograph the data flow between various levels of memory in an optimal manner. Memory map is a multiprocessor simulator to choreograph data flow in individual caches of multiple processors and shared memory systems. This simulator allows user to specify cache reconfigurations and number of processors within the application program and evaluates cache miss and hit rate for each configuration phase taking into account reconfiguration costs. The code is open source and in java.


Author(s):  
Xicheng Jiang ◽  
Narayan Prasad Ramachandran ◽  
Dae Woon Kang ◽  
Chee Kiong Chen ◽  
Mark Rutherford ◽  
...  

Author(s):  
Christophe Layer ◽  
Kotb Jabeur ◽  
Stephane Gros ◽  
Laurent Becker ◽  
Pierre Paoli ◽  
...  

2018 ◽  
Vol 14 (1) ◽  
pp. 129-139 ◽  
Author(s):  
Ali H. Hassan ◽  
Hassan Mostafa ◽  
Yehea Ismail ◽  
Ahmed M. Soliman

2004 ◽  
Vol 151 (1) ◽  
pp. 2 ◽  
Author(s):  
L. Bisdounis ◽  
C. Dre ◽  
S. Blionas ◽  
D. Metafas ◽  
A. Tatsaki ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document