A High Speed Floating Point Multiplier using Vedic Mathematics

2014 ◽  
Vol 2 (2) ◽  
pp. 1-9
Author(s):  
Duvvuru Praveen Kumar ◽  
◽  
M. Bharathi ◽  
2015 ◽  
Vol 46 ◽  
pp. 1294-1302 ◽  
Author(s):  
S. Anjana ◽  
C. Pradeep ◽  
Philip Samuel

2019 ◽  
Vol 8 (2S3) ◽  
pp. 1064-1067

Multiplication of floating point(FP) numbers is greatly significant in many DSP applications. The performance of the DSP’s is substantially decided by the speed of the multipliers used. This paper proposes the design and implementation of IEEE 754 standard single precision FP multiplier using Verilog, synthesized and simulated in Xilinx ISE10.1. Urdhva Triyagbhyam Sutra of Vedic mathematics is used for the unsigned mantissa calculation. The design implements floating point multiplication with sign bit and exponent calculations. The proposed design is achieved high speed with minimum delay of 3.997ns.Multiplication of floating point(FP) numbers is greatly significant in many DSP applications. The performance of the DSP’s is substantially decided by the speed of the multipliers used. This paper proposes the design and implementation of IEEE 754 standard single precision FP multiplier using Verilog, synthesized and simulated in Xilinx ISE10.1. Urdhva Triyagbhyam Sutra of Vedic mathematics is used for the unsigned mantissa calculation. The design implements floating point multiplication with sign bit and exponent calculations. The proposed design is achieved high speed with minimum delay of 3.997ns.


IJIREEICE ◽  
2016 ◽  
Vol 4 (2) ◽  
pp. 23-25
Author(s):  
Miss. Ashwini B. Kewate ◽  
Prof. P.R. Indurkar ◽  
Prof. A.W. Hinganikar

2019 ◽  
Vol 8 (2S11) ◽  
pp. 2990-2993

Duplication of the coasting element numbers is the big activity in automated signal handling. So the exhibition of drifting problem multipliers count on a primary undertaking in any computerized plan. Coasting factor numbers are spoken to utilizing IEEE 754 modern day in single precision(32-bits), Double precision(sixty four-bits) and Quadruple precision(128-bits) organizations. Augmentation of those coasting component numbers can be completed via using Vedic generation. Vedic arithmetic encompass sixteen wonderful calculations or Sutras. Urdhva Triyagbhyam Sutra is most usually applied for growth of twofold numbers. This paper indicates the compare of tough work finished via exceptional specialists in the direction of the plan of IEEE 754 ultra-modern-day unmarried accuracy skimming thing multiplier the usage of Vedic technological statistics.


2009 ◽  
Vol 19 (3) ◽  
pp. 634-639 ◽  
Author(s):  
Heejoung Park ◽  
Y. Yamanashi ◽  
K. Taketomi ◽  
N. Yoshikawa ◽  
M. Tanaka ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document