wafer edge
Recently Published Documents


TOTAL DOCUMENTS

122
(FIVE YEARS 23)

H-INDEX

6
(FIVE YEARS 0)

2021 ◽  
Author(s):  
Yong Guo ◽  
Jason Jones ◽  
Yanan Guo ◽  
Jeff Hurst ◽  
Jinyoung Lee ◽  
...  

Abstract The effect of copper (Cu) contamination inside the Si substrate from the wafer edge to the nearby devices has been investigated. After the Cu seed layer deposition, Cu contacted directly with Si at wafer edge where dielectric isolation layer was removed. Under the routine BEOL metallization and after the capping SiON/Si2O layers, SEM and AES analysis located a strip of islets of Cu contaminants. TEM analysis revealed that the seed Cu had interacted with Si substrate to form a stable ?-Cu3Si intermetallic compound that appeared to be planted into the Si substrate at the surface. SIMS analysis from the wafer backside, opposite to this strip of ?-Cu3Si islets at front, showed no Cu detection even after the majority of the backside Si was removed by grinding. Electrical nano-probing did not discern any parametric drift for the nanometer FinFET devices on chips near the edge surface of massive ?-Cu3Si islets in comparison with a reference chip from an uncontaminated wafer center. These results indicate that the formation of ?-Cu3Si, with a well-defined crystalline structure and a relatively stable stoichiometry, immobilizes Cu diffusion inside the Si substrate. In other word, the impact of Cu diffusion in Si has no effect on device performances as long as ?-Cu3Si is not directly formed in the FinFET channel or presents to short any structures within the chip.


2021 ◽  
Vol 39 (4) ◽  
pp. 043006
Author(s):  
Yuhua Xiao ◽  
Yao Du ◽  
Carl Smith ◽  
Sang Ki Nam ◽  
Hoki Lee ◽  
...  

Author(s):  
Roy Knechtel ◽  
Uwe Schwarz ◽  
Sophia Dempwolf ◽  
Holger Klingner ◽  
Andy Nevin ◽  
...  
Keyword(s):  

Author(s):  
Hoseok Song ◽  
Dong Hae Kang ◽  
Jaeseok Park ◽  
Jeongun Choi ◽  
Seongjun Cho

Abstract In the failure analysis (FA) of modern semiconductor logic device manufactured in foundry fab, efficient identification of wafer edge’s defect was studied by using volume diagnosis analysis and plasma-focused ion beam (FIB) planar deprocessing. As the chip from wafer edge has multiple defective locations, there is the limitation of the conventional FA work to identify them. Here, we used volume diagnosis analysis to identify the multiple defective locations within chip and plasma-FIB planar deprocessing to delayer those locations and find out defects. The actual FA work verified that new workflow successfully identified the different defects from different layers from the chip of wafer edge and efficiently accelerated the quantity of FA results, importantly leading to more representative status of inline defect.


2020 ◽  
Vol MA2020-02 (22) ◽  
pp. 1633-1633
Author(s):  
Roy Knechtel ◽  
Uwe Schwarz ◽  
Sophia Dempwolf ◽  
Andy Nevin ◽  
Holger Klingner ◽  
...  
Keyword(s):  

2020 ◽  
Vol 98 (4) ◽  
pp. 103-114
Author(s):  
Roy Knechtel ◽  
Uwe Schwarz ◽  
Sophia Dempwolf ◽  
Andy Nevin ◽  
Holger Klingner ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document