A High Transconductance Accumulation Mode Electrochemical Transistor

2014 ◽  
Vol 26 (44) ◽  
pp. 7450-7455 ◽  
Author(s):  
Sahika Inal ◽  
Jonathan Rivnay ◽  
Pierre Leleux ◽  
Marc Ferro ◽  
Marc Ramuz ◽  
...  
2018 ◽  
Vol 4 (6) ◽  
pp. eaat0911 ◽  
Author(s):  
Anna Maria Pappa ◽  
David Ohayon ◽  
Alexander Giovannitti ◽  
Iuliana Petruta Maria ◽  
Achilleas Savva ◽  
...  

2020 ◽  
Vol 12 (30) ◽  
pp. 33979-33988
Author(s):  
Jieun Ko ◽  
Xihu Wu ◽  
Abhijith Surendran ◽  
Bening Tirta Muhammad ◽  
Wei Lin Leong

2020 ◽  
Vol 7 (9) ◽  
pp. 2348-2358 ◽  
Author(s):  
Malak Kawan ◽  
Tania C. Hidalgo ◽  
Weiyuan Du ◽  
Anna-Maria Pappa ◽  
Róisín M. Owens ◽  
...  

An n-type, accumulation mode, microscale organic electrochemical transistor monitors the activity of a pore-forming protein integrated into a lipid bilayer.


2019 ◽  
Vol 5 (2) ◽  
pp. eaau7378 ◽  
Author(s):  
George D. Spyropoulos ◽  
Jennifer N. Gelinas ◽  
Dion Khodagholy

Real-time processing and manipulation of biological signals require bioelectronic devices with integrated components capable of signal amplification, processing, and stimulation. Transistors form the backbone of such circuits, but numerous criteria must be met for efficient and safe operation in biological environments. Here, we introduce an internal ion-gated organic electrochemical transistor (IGT) that uses contained mobile ions within the conducting polymer channel to permit both volumetric capacitance and shortened ionic transit time. The IGT has high transconductance, fast speed, and can be independently gated to create scalable conformable integrated circuits. We demonstrate the ability of the IGT to provide a miniaturized, comfortable interface with human skin using local amplification to record high-quality brain neurophysiological activity. The IGT is an effective transistor architecture for enabling integrated, real-time sensing and stimulation of signals from living organisms.


2020 ◽  
pp. 2000088
Author(s):  
Masaya Nishinaka ◽  
Hiroaki Jinno ◽  
Yasutoshi Jimbo ◽  
Sunghoon Lee ◽  
Jiabin Wang ◽  
...  

2020 ◽  
Author(s):  
Xiaoyuan Wang ◽  
Pengfei Zhou ◽  
Jason Eshraghian ◽  
Chih-Yang Lin ◽  
Herbert Ho-Ching Iu ◽  
...  

<div>This paper presents the first experimental demonstration</div><div>of a ternary memristor-CMOS logic family. We systematically</div><div>design, simulate and experimentally verify the primitive</div><div>logic functions: the ternary AND, OR and NOT gates. These are then used to build combinational ternary NAND, NOR, XOR and XNOR gates, as well as data handling ternary MAX and MIN gates. Our simulations are performed using a 50-nm process which are verified with in-house fabricated indium-tin-oxide memristors, optimized for fast switching, high transconductance, and low current leakage. We obtain close to an order of magnitude improvement in data density over conventional CMOS logic, and a reduction of switching speed by a factor of 13 over prior state-of-the-art ternary memristor results. We anticipate extensions of this work can realize practical implementation where high data density is of critical importance.</div>


Sign in / Sign up

Export Citation Format

Share Document