High-performance low-power current sense amplifier using a cross-coupled current-mirror configuration

2002 ◽  
Vol 149 (5) ◽  
pp. 308-314 ◽  
Author(s):  
K.-S. Yeo ◽  
W.-L. Goh ◽  
Z.-H. Kong ◽  
Q-X. Zhang ◽  
W.-G. Yeo
2017 ◽  
Vol 10 ◽  
pp. 263-271 ◽  
Author(s):  
Charu Rana ◽  
Neelofer Afzal ◽  
Dinesh Prasad

2018 ◽  
Vol 14 (1) ◽  
pp. 157-169 ◽  
Author(s):  
W. Steve Ngueya ◽  
Jean-Michel Portal ◽  
Hassen Aziza ◽  
Julien Mellier ◽  
Stephane Ricard

2021 ◽  
Vol 1804 (1) ◽  
pp. 012161
Author(s):  
Ashok D. Vidhate ◽  
Shruti Suman

2015 ◽  
Vol 24 (09) ◽  
pp. 1550141 ◽  
Author(s):  
Erulappan Sakthivel ◽  
Veluchamy Malathi ◽  
Muruganantham Arunraja

In recent days, network-on-chip (NoC) researchers focus mainly on the area reduction and low power consumption both in architectural and algorithmic approach. To achieve low power and high performance in NoC architecture, sense amplifiers (SAs) introduced which can consume less power under various traffic conditions. In order to analyze the performance of architectural NoC design before fabrication level, the new simulator is developed based on multi core processor with improved sense amplifier (MCPSA) in this work. The MCPSA simulator provides user, the flexibility of incorporating various traffic configurations and routing algorithm with user reconfigurable option. In addition, the different SA model can be put into the simulation in plug and play manner for evaluation. The NoC case studies are presented to demonstrate the NoC architecture with double tail sense amplifier (DTSA) and modified-DTSA (M-DTSA) design. The performance metric such as delay, data rate and power consumption is evaluated. The main idea of this new simulator is to interface multisim environment (MSE) into a NoC environment for validating any DTSA.


Sign in / Sign up

Export Citation Format

Share Document