A low power fast-settling frequency-presetting PLL frequency synthesizer

2010 ◽  
Vol 31 (8) ◽  
pp. 085002 ◽  
Author(s):  
Geng Zhiqing ◽  
Yan Xiaozhou ◽  
Lou Wenfeng ◽  
Feng Peng ◽  
Wu Nanjian
Author(s):  
Monika Bhardwaj ◽  
Sujata Pandey ◽  
Neeta Pandey

Aims: A high performance low power phase frequency detector is designed and simulated. The various different parameters of the circuit are obtained through various type of simulations. We worked mainly upon the power dissipation, power supply, input frequency range and its area. The proposed PFD will have the locking capability i.e. to lock at the edges either on the rising or falling edge w.r.t the reference and the feedback signal. The proposed design will have the very high performance and ultra-low phase noise. It has the added advantage of low cost and the compact size. Objective: The primary objective is to design a low power phase frequency detector for CMOS PLL Frequency Synthesizer using lows power technique. Method: The pass transistor logic is used in the circuit to eliminate the reset path. By this change of the path the operating frequency and operating speed both are increased in the proposed design. The input Frequency can be taken up to 5 gigahertz. The power supply is taken to be 1 V. The proposed PFD design will have a less number of transistors and also a low consumption of power. The output pulses of the PFD at phase difference of 0, 0,п/2, п, 3п/2, 2п will have its average voltage as 0, VDD and VDD/2. The proposed phase detector will perfectly detect the phase difference between two signals so that the harmonics problem can be minimized. Result: The proposed design is having its operating frequency as 5GHz over the conventional one which has its frequency as 800MHz. Power dissipation in the proposed design is reduced due to less number of transistors used as compared with the conventional one. The operating region has become much wider for proposed design as it is having operating frequency much higher than that of the conventional one. Conclusion: The proposed PFD will increase the locking capability on the both rise and fall edge w.r.t. the reference and the feedback signal. The input Frequency can be taken up to 5 gigahertz. The power supply is taken to be 1 V. The proposed PFD circuit will have a less number of transistors and also a low consumption of power 7.14 mW.


2010 ◽  
Vol 31 (3) ◽  
pp. 035004 ◽  
Author(s):  
Xiao Shimao ◽  
Yu Yunfeng ◽  
Ma Chengyan ◽  
Ye Tianchun ◽  
Yin Ming

Sign in / Sign up

Export Citation Format

Share Document