High-resolution 1 MS/s sub-2 radix split-capacitor SAR ADC

2017 ◽  
Vol 38 (10) ◽  
pp. 105008 ◽  
Author(s):  
Chao Cao ◽  
Zhangming Zhu
2016 ◽  
Vol 26 (01) ◽  
pp. 1750003
Author(s):  
Yun Zhang ◽  
Yiqiang Zhao ◽  
Peng Dai

Mismatch and parasitic effects of bridge capacitors in successive-approximation-register analog-to-digital converter’s (SAR-ADC) split capacitor digital-to-analog conversion (DAC) cause a significant performance deterioration. This paper presents a nonlinearity analysis based on an analytical model, and a modified calibration method utilizing a pre-bias bridge capacitor is accordingly proposed. The proposed method, which uses three-segment split capacitor DAC structure, can effectively eliminate over-calibration error caused by conventional structure. To verify the technique, a 14-bit SAR-ADC has been designed in 0.35-[Formula: see text]m 2P4M CMOS process with the PIP capacitor, and the simulation results show the method can further improve ADC performance.


Author(s):  
Yingxin Zheng ◽  
Zongmin Wang ◽  
Song Yang ◽  
Qizhang Li ◽  
Li Xiang

2015 ◽  
Vol 46 (6) ◽  
pp. 431-438 ◽  
Author(s):  
Peng Dai ◽  
Yiqiang Zhao ◽  
Yun Sheng ◽  
Yun Zhang

Electronics ◽  
2021 ◽  
Vol 10 (16) ◽  
pp. 1968
Author(s):  
Juyong Lee ◽  
Seungjun Lee ◽  
Kihyun Kim ◽  
Hyungil Chae

In this study, a pipelined noise-shaping successive-approximation register analog-to-digital converter (PLNS-SAR ADC) structure was proposed to achieve high resolution and to be free from comparator design requirements. The inter-stage amplifier and integrator of the PLNS-SAR ADC were implemented through a ring amplifier with high gain and speed. The ring amplifier was designed to improve power efficiency and be tolerant to process–voltage–temperature (PVT) variation, and uses a single loop common-mode feedback (CMFB) circuit. By processing residual signals with a single ring amplifier, power efficiency can be maximized, and a low-power system with 30% lower power consumption than that of a conventional PLNS-SAR ADC is implemented. With a high-gain ring amplifier, noise leakage is greatly suppressed, and a structure can be implemented that is tolerant of mismatches between the analog loop and digital correction filters. The measured signal to noise distortion ratio (SNDR) is 70 dB for a 5.15 MHz bandwidth (BW) at a 72 MS/s sampling rate (Fs) with an oversampling ratio (OSR) of 7, and the power consumption is 2.4 mW. The (= SNDR + BW/Power) is 163.5 dB. The proposed structure in this study can achieve high resolution and wide BW with good power efficiency, without a filter calibration process, through the use of a ring amplifier in the PLNS-SAR ADC.


Sign in / Sign up

Export Citation Format

Share Document