A Low Cost Built-In Self-Test Circuit for High-Speed Source Synchronous Memory Interfaces

Author(s):  
Hyunjin Kim ◽  
Jacob A. Abraham
Author(s):  
Suman Lata Tripathi

An efficient design for testability (DFT) has been a major thrust of area for today's VLSI engineers. A poorly designed DFT would result in losses for manufacturers with a considerable rework for the designers. BIST (built-in self-test), one of the promising DFT techniques, is rapidly modifying with the advances in technology as the device shrinks. The increasing complexities of the hardware have shifted the trend to include BISTs in high performance circuitry for offline as well as online testing. Work done here involves testing a circuit under test (CUT) with built in response analyser and vector generator with a monitor to control all the activities.


Author(s):  
Ram Ratnaker Reddy Bodha ◽  
Sahar Sarafi ◽  
Ajinkya Kale ◽  
Michael Koberle ◽  
Johannes Sturm

2013 ◽  
Vol 194 ◽  
pp. 8-15 ◽  
Author(s):  
O. Legendre ◽  
H. Bertin ◽  
H. Mathias ◽  
S. Megherbi ◽  
J. Juillard ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document