Test pattern decompression in parallel scan chain architecture

Author(s):  
M. Chloupek ◽  
J. Jenicek ◽  
O. Novak ◽  
M. Rozkovec
2020 ◽  
Author(s):  
Mohammad Taherifard ◽  
Hakem Beitollahi ◽  
Fateme Jamali ◽  
Amin Norollah ◽  
Ahmad Patooghy

2016 ◽  
Vol 25 (05) ◽  
pp. 1650040
Author(s):  
Ling Zhang ◽  
Jishun Kuang

Test power is one of the most challenges faced by Integrated Circuits. The author proposes a general scan chain architecture called Representative Scan (RS). It transforms the scan cells of conventional scan chain or sub-chain into circular shift registers and a representative flip-flop is chosen for each circular shift register, these representative flip-flops are connected serially to setup into the RS architecture. Thus, test data shifting path is shortened, then the switching activity is reduced in the shifting operates. The proposed scan architecture has the similar test power with the multiple scan chain, and only needs same test pins with single scan chain without added test pins. The experimental results show that the proposed scan architecture achieves very low shifting power. For benchmark circuits of ISCAS89, the shifting power of the best architecture of RS is only 0.53%–13.59% of the conventional scan. Especially for S35932, the shifting power on mintest test set is only 0.53% of the corresponding conventional scan. Compared with the conventional scan, the RS only needs to add a multiplexer for each scan cells, and the hardware cost is not high.


2017 ◽  
Vol 26 (08) ◽  
pp. 1740001
Author(s):  
Ondrej Novak ◽  
Jiri Jenicek ◽  
Martin Rozkovec

Usually, test pattern decompressors with dynamic reseeding are reset before starting a new test pattern decoding. The first few scan chain slices are then filled with test vectors that have lower decoding ability as the number of free variables is limited by the test access mechanism bandwidth. We have found that even within this limitation, it is possible to improve the decodability by creating fast and wide-spreading as many as possible independent linear combinations of the tester bits and using them for the scan chain loading. We evaluated features influencing the decompression quality and the hardware overhead for different decompressor principles. According to the evaluation results, we proposed a decompressor combining a XOR network and a linear feedback shift register (LFSR)-like automaton; we place the XOR network on the LFSR inputs. We demonstrate that due to this arrangement, the combined decompressor can be used without any phase shifter or state skipping ability of the LFSR. We have experimentally verified that adopting the proposed decompressor structure improves test coverage, saves the hardware resources and shortens the test application time.


Sign in / Sign up

Export Citation Format

Share Document