Comparative analysis of low power novel encoders for Flash ADC in 45nm technology

Author(s):  
Aditi Kar ◽  
Moushumi Das ◽  
Bipasha Nath ◽  
Durba Sarkar ◽  
Alak Majumder

The design objective is to implement a Low power, High speed and High resolution Flash ADC with increased sampling rate. To make this possible the blocks of ADC are analyzed. The resistive ladder, comparator block, encoder block are the major modules of flash ADC. Firstly, the comparator block is designed so that it consumes low power. A NMOS latch based, PMOS LATCH based and a Strong ARM Latch based comparators were designed separately. A comparative analysis is made with the comparator designs. Comparators in the design is reduced to half by using time domain interpolation. Then a reference subtraction block is designed to generate the subtraction value of voltages easily and its given as input to comparator. Then a more efficient and low power consuming fat tree encoder is designed. Once all the blocks were ready, a 8 bit Flash Analog to Digital Converter was designed using 90nm CMOS technology and all the parameters such as sampling rate, power consumption, resolution were obtained and compared with other works.


2005 ◽  
Vol 40 (7) ◽  
pp. 1499-1505 ◽  
Author(s):  
C. Sandner ◽  
M. Clara ◽  
A. Santner ◽  
T. Hartig ◽  
F. Kuttner
Keyword(s):  

2018 ◽  
Vol 99 (2) ◽  
pp. 219-229 ◽  
Author(s):  
Abdollah Amini ◽  
Ali Baradaranrezaeii ◽  
Mina Hassanzadazar

2012 ◽  
Vol 4 (4) ◽  
pp. 369-371
Author(s):  
Jyun Syong Lai ◽  
Zhi Ming Lin
Keyword(s):  

2003 ◽  
Vol 50 (4) ◽  
pp. 1214-1219 ◽  
Author(s):  
N. Matsui ◽  
K. Anraku ◽  
M. Imori ◽  
S. Nakazawa ◽  
Y. Toki
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document