High Voltage (up to 20V) Devices Implementation in 0.13 um BiCMOS Process Technology for System-On-Chip (SOC) Design

Author(s):  
R. Pan ◽  
B. Todd ◽  
Pinghai Hao ◽  
R. Higgins ◽  
D. Robinson ◽  
...  
Author(s):  
Sunil Kumar Ojha ◽  
O.P. Singh ◽  
G.R. Mishra ◽  
P.R. Vaya

Noise margin analysis of SRAM cell is became more crucial for on chip applications. Currently the technology is migrating towards less than 10nm node and hence it is necessary to measure the noise margin of SRAM cell very effectively, since memory is one of the major part of system on chips (SOCs) and Network on chips (NOCs) devices. If the margin is not calculated efficiently then it may leads to bad chip product and the whole device which contains this chip may not work as per the expectation. This further leads to low yield which increases the number of defective chips compared to good one. In this paper the noise margin analysis of SRAM cell is performed using 7nm process technology node using HSPICE simulator.


2021 ◽  
Vol 56 (10) ◽  
pp. 3203-3203
Author(s):  
Stefan Reich ◽  
Markus Sporer ◽  
Michael Haas ◽  
Joachim Becker ◽  
Martin Schuttler ◽  
...  
Keyword(s):  

2006 ◽  
Vol 64 (2) ◽  
pp. 104-111 ◽  
Author(s):  
V.A. Vashchenko ◽  
W. Kindt ◽  
P. Hopper

Author(s):  
Stefan Reich ◽  
Markus Sporer ◽  
Michael Haas ◽  
Joachim Becker ◽  
Martin Schuttler ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document