2012 ◽  
Vol E95.C (7) ◽  
pp. 1244-1251 ◽  
Author(s):  
Koji TAKEDA ◽  
Tomonari SATO ◽  
Takaaki KAKITSUKA ◽  
Akihiko SHINYA ◽  
Kengo NOZAKI ◽  
...  

Author(s):  
A. Ferrerón Labari ◽  
D. Suárez Gracia ◽  
V. Viñals Yúfera

In the last years, embedded systems have evolved so that they offer capabilities we could only find before in high performance systems. Portable devices already have multiprocessors on-chip (such as PowerPC 476FP or ARM Cortex A9 MP), usually multi-threaded, and a powerful multi-level cache memory hierarchy on-chip. As most of these systems are battery-powered, the power consumption becomes a critical issue. Achieving high performance and low power consumption is a high complexity challenge where some proposals have been already made. Suarez et al. proposed a new cache hierarchy on-chip, the LP-NUCA (Low Power NUCA), which is able to reduce the access latency taking advantage of NUCA (Non-Uniform Cache Architectures) properties. The key points are decoupling the functionality, and utilizing three specialized networks on-chip. This structure has been proved to be efficient for data hierarchies, achieving a good performance and reducing the energy consumption. On the other hand, instruction caches have different requirements and characteristics than data caches, contradicting the low-power embedded systems requirements, especially in SMT (simultaneous multi-threading) environments. We want to study the benefits of utilizing small tiled caches for the instruction hierarchy, so we propose a new design, ID-LP-NUCAs. Thus, we need to re-evaluate completely our previous design in terms of structure design, interconnection networks (including topologies, flow control and routing), content management (with special interest in hardware/software content allocation policies), and structure sharing. In CMP environments (chip multiprocessors) with parallel workloads, coherence plays an important role, and must be taken into consideration.


Nanophotonics ◽  
2019 ◽  
Vol 9 (8) ◽  
pp. 2377-2385 ◽  
Author(s):  
Zhao Cheng ◽  
Xiaolong Zhu ◽  
Michael Galili ◽  
Lars Hagedorn Frandsen ◽  
Hao Hu ◽  
...  

AbstractGraphene has been widely used in silicon-based optical modulators for its ultra-broadband light absorption and ultrafast optoelectronic response. By incorporating graphene and slow-light silicon photonic crystal waveguide (PhCW), here we propose and experimentally demonstrate a unique double-layer graphene electro-absorption modulator in telecommunication applications. The modulator exhibits a modulation depth of 0.5 dB/μm with a bandwidth of 13.6 GHz, while graphene coverage length is only 1.2 μm in simulations. We also fabricated the graphene modulator on silicon platform, and the device achieved a modulation bandwidth at 12 GHz. The proposed graphene-PhCW modulator may have potentials in the applications of on-chip interconnections.


2018 ◽  
Vol 11 (12) ◽  
pp. 122201 ◽  
Author(s):  
Yongjin Wang ◽  
Xin Wang ◽  
Jialei Yuan ◽  
Xumin Gao ◽  
Bingcheng Zhu

2012 ◽  
Vol 44 (12-13) ◽  
pp. 557-562 ◽  
Author(s):  
P. Muellner ◽  
R. Bruck ◽  
M. Baus ◽  
M. Karl ◽  
T. Wahlbrink ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document