Characterization of Die Stresses in CBGA Packages due to Component Assembly and Heat Sink Clamping

Author(s):  
Jordan C. Roberts ◽  
Mohammad Motalab ◽  
Safina Hussain ◽  
Jeffrey C. Suhling ◽  
Richard C. Jaeger ◽  
...  

Microprocessor packaging in modern workstations and servers often consists of one or more large flip chip die that are mounted to a high performance ceramic chip carrier. The final assembly configuration features a complex stack up of flip chip area array solder interconnects, underfill, ceramic substrate, lid, heat sink, thermal interface materials, second level CBGA solder joints, organic PCB, etc., so that a very complicated set of loads is transmitted to the microprocessor chip. Several trends in the evolution of this packaging architecture have exacerbated die stress levels including the transition to larger die, high CTE ceramic substrates, lead free solder joints, higher levels of power generation, and larger heat sinks with increased clamping forces. Die stress effects are of concern due to several reasons including degradation of silicon device performance (mobility/speed), damage that can occur to the copper/low-k top level interconnect layers, and potential mechanical failure of the silicon in extreme cases. In this work, we have used test chips containing piezoresistive sensors to measure the buildup of mechanical stresses in a microprocessor die after various steps of the CBGA assembly process, as well as due to heat sink clamping. The developed normal stresses are compressive (triaxial compression) across the die surface, with significant in-plane and out-of-plane (interfacial) shear stresses also present at the die corners. The compressive stresses have been found to increase with each assembly step (flip chip solder joint reflow, underfill dispense and cure, lid attachment, CBGA assembly to PCB, and heat sink clamping). Levels exceeding 500 MPa have been observed for extremely high heat sink clamping forces. The utilized (111) silicon test chips were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 × 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to the high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the individual test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. A metallic lid and second level solder balls were attached to complete the flip chip ceramic BGA components. After every packaging step (flip chip solder ball reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. Finally, CBGAs with the stress sensing chips were soldered to organic PCB test boards. A simulated heat sink loading was then applied, and the stresses were measured as a function of the clamping force. The heat sink clamping pressure distribution was monitored using in-situ resistive sensors in the TIM2 position between the lid and heat sink. The measured stress changes due to heat sink clamping where correlated with finite element simulations. With suitable detail in the models, excellent correlation has been obtained.

2002 ◽  
Vol 31 (11) ◽  
pp. 1256-1263 ◽  
Author(s):  
Fan Zhang ◽  
Ming Li ◽  
Bavani Balakrisnan ◽  
William T. Chen

2004 ◽  
Vol 44 (12) ◽  
pp. 1947-1955 ◽  
Author(s):  
D.G. Yang ◽  
J.S. Liang ◽  
Q.Y. Li ◽  
L.J. Ernst ◽  
G.Q. Zhang

2011 ◽  
Vol 264-265 ◽  
pp. 1660-1665
Author(s):  
Yong Cheng Lin ◽  
Yu Chi Xia

More and more solder joints in circuit boards and electronic products are changing to lead free solder, placing an emphasis on lead free solder joint reliability. Solder joint fatigue failure is a serious reliability concern in area array technologies. In this study, the effects of substrate materials on the solder joint thermal fatigue life were investigated by finite element model. Accelerated temperature cycling loading was imposed to evaluate the reliability of solder joints. The thermal strain/stress in solder joints of flip chip assemblies with different substrates was compared, and the fatigue life of solder joints were evaluated by Darveaux’s crack initiation and growth model. The results show the mechanisms of substrate flexibility on improving solder joint thermal fatigue.


2021 ◽  
Vol ahead-of-print (ahead-of-print) ◽  
Author(s):  
Mathias Ekpu

Purpose In microelectronics industry, the reliability of its components is a major area of concern for engineers. Therefore, it is imperative that such concerns are addressed by using the most reliable materials available. Thermal interface materials (TIMs) are used in electronic devices to bridge the topologies that exists between a heat sink and the flip chip assembly. Therefore, this study aims to investigate the reliability of SAC405 and SAC396 in a microelectronics assembly. Design/methodology/approach In this paper, SnAgCu solder alloys (SAC405 and SAC396) were used as the TIMs. The model, which comprises the chip, TIM and heat sink base, was developed with ANSYS finite element analysis software and simulated under a thermal cycling load of between −40°C and 85°C. Findings The results obtained from this paper were based on the total deformation, stress, strain and fatigue life of the lead-free solder materials. The analyses of the results showed that SAC405 is more reliable than SAC396. This was evident in the fatigue life analysis where it was predicted that it took about 85 days for SAC405 to fail, whereas it took about 13 days for SAC396 to fail. Therefore, SAC405 is recommended as the TIM of choice compared to SAC396 based upon the findings of this investigation. Originality/value This paper is centred on SnAgCu solders used as TIMs. This paper demonstrated that SAC405 is a reliable solder TIM. This can guide manufacturers of electronic products in deciding which SAC solder to apply as TIM during the assembly process.


Sign in / Sign up

Export Citation Format

Share Document