flip chip assembly
Recently Published Documents


TOTAL DOCUMENTS

247
(FIVE YEARS 8)

H-INDEX

17
(FIVE YEARS 1)

2019 ◽  
Vol 27 (1) ◽  
pp. 825-830
Author(s):  
Xia Zhang ◽  
Teng Wang ◽  
Pär Berggren ◽  
Si Chen ◽  
Johan Liu

Author(s):  
B. Senthil Kumar ◽  
Bayaras Abito Danila ◽  
Chong Mei Hoe Joanne ◽  
Zhang Rui Fen ◽  
Santosh Kumar Rath ◽  
...  

2019 ◽  
Vol 2019 (1) ◽  
pp. 000115-000119 ◽  
Author(s):  
Andy Mackie ◽  
Hyoryoon Jo ◽  
Sze Pei Lim

Abstract Flip-chip assembly accounts for more than 80% of the advanced packaging technology platform, compared to fan-in, fan-out, embedded die, and through silicon via (TSV). Flip-chip interconnect remains a critical assembly process for large die used in artificial intelligence processors; thin die that warps at elevated temperatures; heterogeneous integration in SiP applications; flip-chip on leadframe; and MicroLED die usage. This paper will first outline trends in evolving flip-chip and direct chip placement (DCP) technology, then will examine the changing nature of the solder bump, the interconnect itself, and the substrate. Many variables of the flip-chip assembly process will be discussed, including standard solder bumps to micro Cu-pillar bumps with different alloys; different pad surface finishes of Cu OSP, NiAu, and solder on pad (SOP); and from regular pads on substrates to bond-on-trace applications. A major focus will be on flip-chip assembly methods, from old C4 conventional reflow processing to thermocompression bonding (TCB), and the latest laser assisted bonding (LAB) technology, with an emphasis on how the usage of different technologies necessitates different assembly materials, especially fluxes. Flip-chip fluxes such as the commonly used water-washable flux, the standard no-clean flux, and the ultra-low residue flux, and how these fluxes react to different processing methods, will be an area of discussion. Finally, the paper will examine the need for increased reliability as the technology inevitably moves into the high-volume, zero-defect arena of automotive electronics.


2019 ◽  
Vol 2019 (1) ◽  
pp. 000488-000491
Author(s):  
Berdy Weng ◽  
Wei-Wei (Xenia) Liu ◽  
Lu-Ming Lai ◽  
Kuang-Hsiung Chen

Abstract Plating Solder bump is one of the key enabling technologies for flip chip assembly methodology. Flip chip assembly has advanced to support higher levels of interconnect and small feature sizes. Electroplating is a very promising technology for finer bump features when compared with solder printing and ball mounting. Hence, the plated-solder bump morphology is quite important for process quality control and design realization. This paper aims to study the plated solder behavior from as-plated mushroom structure to after reflowed bump stage photoresist sizing. In addition, this activity will consider the full bumping process integration relative to the electroplated solder bump design rules.


Author(s):  
Yves Martin ◽  
Swetha Kamlapurkar ◽  
Nathan Marchack ◽  
Jae-Woong Nah ◽  
Tymon Barwicz
Keyword(s):  

2018 ◽  
Vol 87 ◽  
pp. 97-105
Author(s):  
Melina Lofrano ◽  
Vladimir Cherman ◽  
Mario Gonzalez ◽  
Eric Beyne

Author(s):  
Normand-Pierre Goodhue ◽  
David Danovitch ◽  
Jeff Moussodji Moussodji ◽  
Benoit Papineau ◽  
Eric Duchesne

Sign in / Sign up

Export Citation Format

Share Document