High temperature reliability of lead-free solder joints in a flip chip assembly

2012 ◽  
Vol 212 (2) ◽  
pp. 471-483 ◽  
Author(s):  
Emeka H. Amalu ◽  
Ndy N. Ekere
Author(s):  
B. Senthil Kumar ◽  
Bayaras Abito Danila ◽  
Chong Mei Hoe Joanne ◽  
Zhang Rui Fen ◽  
Santosh Kumar Rath ◽  
...  

2002 ◽  
Vol 31 (11) ◽  
pp. 1256-1263 ◽  
Author(s):  
Fan Zhang ◽  
Ming Li ◽  
Bavani Balakrisnan ◽  
William T. Chen

2004 ◽  
Vol 44 (12) ◽  
pp. 1947-1955 ◽  
Author(s):  
D.G. Yang ◽  
J.S. Liang ◽  
Q.Y. Li ◽  
L.J. Ernst ◽  
G.Q. Zhang

2010 ◽  
Vol 654-656 ◽  
pp. 2450-2454 ◽  
Author(s):  
De Kui Mu ◽  
Hideaki Tsukamoto ◽  
Han Huang ◽  
Kazuhiro Nogita

High-temperature lead-free solders are important materials for electrical and electronic devices due to increasing legislative requirements that aim at reducing the use of traditional lead-based solders. For the successful use of lead-free solders, a comprehensive understanding of the formation and mechanical properties of Intermetallic Compounds (IMCs) that form in the vicinity of the solder-substrate interface is essential. In this work, the effect of nickel addition on the formation and mechanical properties of Cu6Sn5 IMCs in Sn-Cu high-temperature lead-free solder joints was investigated using Scanning Electron Microscopy (SEM) and nanoindentation. It was found that the nickel addition increased the elastic modulus and hardness of the (Cu, Ni)6Sn5. The relationship between the nickel content and the mechanical properties of the IMCs was also established.


Author(s):  
Jordan C. Roberts ◽  
Mohammad Motalab ◽  
Safina Hussain ◽  
Jeffrey C. Suhling ◽  
Richard C. Jaeger ◽  
...  

Microprocessor packaging in modern workstations and servers often consists of one or more large flip chip die that are mounted to a high performance ceramic chip carrier. The final assembly configuration features a complex stack up of flip chip area array solder interconnects, underfill, ceramic substrate, lid, heat sink, thermal interface materials, second level CBGA solder joints, organic PCB, etc., so that a very complicated set of loads is transmitted to the microprocessor chip. Several trends in the evolution of this packaging architecture have exacerbated die stress levels including the transition to larger die, high CTE ceramic substrates, lead free solder joints, higher levels of power generation, and larger heat sinks with increased clamping forces. Die stress effects are of concern due to several reasons including degradation of silicon device performance (mobility/speed), damage that can occur to the copper/low-k top level interconnect layers, and potential mechanical failure of the silicon in extreme cases. In this work, we have used test chips containing piezoresistive sensors to measure the buildup of mechanical stresses in a microprocessor die after various steps of the CBGA assembly process, as well as due to heat sink clamping. The developed normal stresses are compressive (triaxial compression) across the die surface, with significant in-plane and out-of-plane (interfacial) shear stresses also present at the die corners. The compressive stresses have been found to increase with each assembly step (flip chip solder joint reflow, underfill dispense and cure, lid attachment, CBGA assembly to PCB, and heat sink clamping). Levels exceeding 500 MPa have been observed for extremely high heat sink clamping forces. The utilized (111) silicon test chips were able to measure the complete three-dimensional stress state (all 6 stress components) at each sensor site being monitored by the data acquisition hardware. The test chips had dimensions of 20 × 20 mm, and 3600 lead free solder interconnects (full area array) were used to connect the chips to the high CTE ceramic chip carriers. Before packaging, the sensor resistances were measured by directly probing the individual test chip wafers. The chips were then diced, reflowed to the ceramic substrate, and then underfilled and cured. A metallic lid and second level solder balls were attached to complete the flip chip ceramic BGA components. After every packaging step (flip chip solder ball reflow, underfill dispense and cure, lid attachment and adhesive cure), the sensor resistances were re-measured, so that the die stresses induced by each assembly operation could be characterized. Finally, CBGAs with the stress sensing chips were soldered to organic PCB test boards. A simulated heat sink loading was then applied, and the stresses were measured as a function of the clamping force. The heat sink clamping pressure distribution was monitored using in-situ resistive sensors in the TIM2 position between the lid and heat sink. The measured stress changes due to heat sink clamping where correlated with finite element simulations. With suitable detail in the models, excellent correlation has been obtained.


Sign in / Sign up

Export Citation Format

Share Document