A New Low Power Schema for Stream Processors Front-End with Power-Aware DA-Based FIR Filters by Investigation of Image Transitions Sparsity

Author(s):  
Seyedeh Fatemeh Ghamkhari ◽  
Mohammad Bagher Ghaznavi-Ghoushchi
Keyword(s):  
2010 ◽  
Vol E93-C (6) ◽  
pp. 785-795
Author(s):  
Sung-Jin KIM ◽  
Minchang CHO ◽  
SeongHwan CHO
Keyword(s):  
Rfid Tag ◽  

Author(s):  
Ahmed K. Jameil ◽  
Yasir Amer Abbas ◽  
Saad Al-Azawi

Background: The designed circuits are tested for faults detection in fabrication to determine which devices are defective. The design verification is performed to ensure that the circuit performs the required functions after manufacturing. Design verification is regarded as a test form in both sequential and combinational circuits. The analysis of sequential circuits test is more difficult than in the combinational circuit test. However, algorithms can be used to test any type of sequential circuit regardless of its composition. An important sequential circuit is the finite impulse response (FIR) filters that are widely used in digital signal processing applications. Objective: This paper presented a new design under test (DUT) algorithm for 4-and 8-tap FIR filters. Also, the FIR filter and the proposed DUT algorithm is implemented using field programmable gate arrays (FPGA). Method: The proposed test generation algorithm is implemented in VHDL using Xilinx ISE V14.5 design suite and verified by simulation. The test generation algorithm used FIR filtering redundant faults to obtain a set of target faults for DUT. The fault simulation is used in DUT to assess the benefit of test pattern in fault coverage. Results: The proposed technique provides average reductions of 20 % and 38.8 % in time delay with 57.39 % and 75 % reductions in power consumption and 28.89 % and 28.89 % slices reductions for 4- and 8-tap FIR filter, respectively compared to similar techniques. Conclusions: The results of implementation proved that a high speed and low power consumption design can be achieved. Further, the speed of the proposed architecture is faster than that of existing techniques.


2021 ◽  
Vol 39 (4) ◽  
pp. 1221-1230
Author(s):  
Toshiki Kishi ◽  
Munehiko Nagatani ◽  
Shigeru Kanazawa ◽  
Kota Shikama ◽  
Takuro Fujii ◽  
...  

Author(s):  
D. Yates ◽  
E. Lopez-Morillo ◽  
R. G. Carvajal ◽  
J. Ramirez-Angulo ◽  
E. Rodriguez-Villegas
Keyword(s):  

2012 ◽  
Vol 6 (5) ◽  
pp. 508-516 ◽  
Author(s):  
Yuhwai Tseng ◽  
Yingchieh Ho ◽  
Shuoting Kao ◽  
Chauchin Su

Sign in / Sign up

Export Citation Format

Share Document