Activation noise aware ultra low power diode based multi-threshold CMOS technique for static CMOS adders

Author(s):  
Shashikant Sharma ◽  
C. Periasamy ◽  
Manisha Pattanaik ◽  
Balwinder Raj
2013 ◽  
Vol 2013 ◽  
pp. 1-5 ◽  
Author(s):  
Avireni Srinivasulu ◽  
Madugula Rajesh

Two new structures for Differential Cascode Voltage Switch Logic (DCVSL) pull-up stage are proposed. In conventional DCVSL structure, low-to-high propagation delay is larger than high-to-low propagation delay this could be brought down by using DCVSL-R. Promoting resistors in DCVSL-R structure increase the parasitic effects and unavoidable delay and it also occupies more area on the chip (Turker et al., 2011). In order to minimize these problems, a new Ultra-Low-Power Diode (ULPD) structures in place of resistors have been suggested. This provides the minimum parasitic effects and reduces area on the chip. Second proposed circuit uses Complementary Pass Transistor Logic (CPTL) structure, which provides complementary outputs. This contributes an alternate circuit for conventional DCVSL structure. The performances of the proposed circuits are examined using Cadence and the model parameters of a 180 nm CMOS process. The simulation results of these two circuits are compared and presented. These circuits are found to be suitable for VLSI implementation.


2007 ◽  
Vol 42 (3) ◽  
pp. 689-702 ◽  
Author(s):  
David Levacq ◽  
Vincent Dessard ◽  
Denis Flandre

2016 ◽  
Vol 136 (11) ◽  
pp. 1555-1566 ◽  
Author(s):  
Jun Fujiwara ◽  
Hiroshi Harada ◽  
Takuya Kawata ◽  
Kentaro Sakamoto ◽  
Sota Tsuchiya ◽  
...  

2010 ◽  
Vol E93-C (6) ◽  
pp. 785-795
Author(s):  
Sung-Jin KIM ◽  
Minchang CHO ◽  
SeongHwan CHO
Keyword(s):  
Rfid Tag ◽  

Sign in / Sign up

Export Citation Format

Share Document