Low Complexity Multi-User Detection in the Forward Link of High Throughput Satellite Systems

Author(s):  
Karin Plimon ◽  
Johannes Ebert ◽  
Nemanja Stamenic ◽  
Karin Plimon ◽  
Wilfried Gappmair
2021 ◽  
Author(s):  
Tony Colin ◽  
Thomas Delamotte ◽  
Andreas Knopp

<div>Ultra high-throughput satellite systems are expected to play an essential role in future beyond 5G and 6G networks. These systems must remain as flexible as possible to adapt to heterogeneous traffic demands, while also delivering the highest possible rate for dedicated services. Satellites flexible payloads are increasingly employing wideband output multiplexers. In this context, it is now more important than ever to evaluate frequency-dependent degradations on multicarrier signals. In particular, it is critical to characterize the distortions entailed by the output multiplexers filters. In this paper, models are presented and novel formulas are derived to determine the carrier-to-interference ratio resulting from these distortions. Derivations are oriented towards the applicability of either high-accuracy (e.g., for link budget) or low-complexity calculations (e.g., for real-time carrier allocation). The influence of key parameters such as the optimal decision instant, symbol rate and roll-off factor is thoroughly analyzed. Furthermore, formulas are evaluated in a practical scenario: the dynamic carrier allocation optimization. They are combined with efficient optimization algorithms to obtain the best performance based on user fairness. Relevant metrics such as accuracy, complexity and allocation gain are also investigated. In the end, the application of the proposed formulas and algorithms leads to a significant allocation gain that is increasing with the number of carriers. The feasibility of real-time dynamic carrier allocation to further increase the capacity of the next generation of satellite systems is emphasized.</div>


2021 ◽  
Author(s):  
Tony Colin ◽  
Thomas Delamotte ◽  
Andreas Knopp

<div>Ultra high-throughput satellite systems are expected to play an essential role in future beyond 5G and 6G networks. These systems must remain as flexible as possible to adapt to heterogeneous traffic demands, while also delivering the highest possible rate for dedicated services. Satellites flexible payloads are increasingly employing wideband output multiplexers. In this context, it is now more important than ever to evaluate frequency-dependent degradations on multicarrier signals. In particular, it is critical to characterize the distortions entailed by the output multiplexers filters. In this paper, models are presented and novel formulas are derived to determine the carrier-to-interference ratio resulting from these distortions. Derivations are oriented towards the applicability of either high-accuracy (e.g., for link budget) or low-complexity calculations (e.g., for real-time carrier allocation). The influence of key parameters such as the optimal decision instant, symbol rate and roll-off factor is thoroughly analyzed. Furthermore, formulas are evaluated in a practical scenario: the dynamic carrier allocation optimization. They are combined with efficient optimization algorithms to obtain the best performance based on user fairness. Relevant metrics such as accuracy, complexity and allocation gain are also investigated. In the end, the application of the proposed formulas and algorithms leads to a significant allocation gain that is increasing with the number of carriers. The feasibility of real-time dynamic carrier allocation to further increase the capacity of the next generation of satellite systems is emphasized.</div>


Author(s):  
Huaicong Kong ◽  
Min Lin ◽  
Zining Wang ◽  
Jian Ouyang ◽  
Julian Cheng

Electronics ◽  
2021 ◽  
Vol 10 (4) ◽  
pp. 516
Author(s):  
Tram Thi Bao Nguyen ◽  
Tuy Nguyen Tan ◽  
Hanho Lee

This paper presents a pipelined layered quasi-cyclic low-density parity-check (QC-LDPC) decoder architecture targeting low-complexity, high-throughput, and efficient use of hardware resources compliant with the specifications of 5G new radio (NR) wireless communication standard. First, a combined min-sum (CMS) decoding algorithm, which is a combination of the offset min-sum and the original min-sum algorithm, is proposed. Then, a low-complexity and high-throughput pipelined layered QC-LDPC decoder architecture for enhanced mobile broadband specifications in 5G NR wireless standards based on CMS algorithm with pipeline layered scheduling is presented. Enhanced versions of check node-based processor architectures are proposed to improve the complexity of the LDPC decoders. An efficient minimum-finder for the check node unit architecture that reduces the hardware required for the computation of the first two minima is introduced. Moreover, a low complexity a posteriori information update unit architecture, which only requires one adder array for their operations, is presented. The proposed architecture shows significant improvements in terms of area and throughput compared to other QC-LDPC decoder architectures available in the literature.


Author(s):  
Puneeth Jubba Honnaiah ◽  
Eva Lagunas ◽  
Danilo Spano ◽  
Nicola Maturo ◽  
Symeon Chatzinotas

2015 ◽  
Vol 13 ◽  
pp. 73-80 ◽  
Author(s):  
I. Ali ◽  
U. Wasenmüller ◽  
N. Wehn

Abstract. Iterative channel decoders such as Turbo-Code and LDPC decoders show exceptional performance and therefore they are a part of many wireless communication receivers nowadays. These decoders require a soft input, i.e., the logarithmic likelihood ratio (LLR) of the received bits with a typical quantization of 4 to 6 bits. For computing the LLR values from a received complex symbol, a soft demapper is employed in the receiver. The implementation cost of traditional soft-output demapping methods is relatively large in high order modulation systems, and therefore low complexity demapping algorithms are indispensable in low power receivers. In the presence of multiple wireless communication standards where each standard defines multiple modulation schemes, there is a need to have an efficient demapper architecture covering all the flexibility requirements of these standards. Another challenge associated with hardware implementation of the demapper is to achieve a very high throughput in double iterative systems, for instance, MIMO and Code-Aided Synchronization. In this paper, we present a comprehensive communication and hardware performance evaluation of low complexity soft-output demapping algorithms to select the best algorithm for implementation. The main goal of this work is to design a high throughput, flexible, and area efficient architecture. We describe architectures to execute the investigated algorithms. We implement these architectures on a FPGA device to evaluate their hardware performance. The work has resulted in a hardware architecture based on the figured out best low complexity algorithm delivering a high throughput of 166 Msymbols/second for Gray mapped 16-QAM modulation on Virtex-5. This efficient architecture occupies only 127 slice registers, 248 slice LUTs and 2 DSP48Es.


Sign in / Sign up

Export Citation Format

Share Document