A methodology for MOS transistor mismatch parameter extraction and mismatch simulation

Author(s):  
T. Serrano-Gotarredona ◽  
B. Linares-Barranco
2000 ◽  
Vol 21 (1) ◽  
pp. 37-39 ◽  
Author(s):  
T. Serrano-Gotarredona ◽  
B. Linares-Barranco

Author(s):  
P. Andricciola ◽  
H. P. Tuinhout ◽  
B. De Vries ◽  
N. A. H. Wils ◽  
A. J. Scholten ◽  
...  

2005 ◽  
Vol 21 (5) ◽  
pp. 477-489 ◽  
Author(s):  
Werner Posch ◽  
Hubert Enichlmair ◽  
Eduard Schirgi ◽  
Gerhard Rappitsch

2015 ◽  
Vol 61 (1) ◽  
pp. 101-107
Author(s):  
Jacek Kowalski ◽  
Michał Strzelecki

Abstract The paper presents test procedures designed for application-specific integrated circuit (ASIC) CMOS VLSI chip prototype that implements a synchronized oscillator neural network with a matrix size of 32×32 for object detecting in binary images. Networks of synchronized oscillators are recently developed tool for image segmentation and analysis. This paper briefly introduces synchronized oscillators network. Basic chip analog building blocks with their test procedures and measurements results are presented. In order to do measurements, special basic building blocks test structures have been implemented in the chip. It let compare Spectre simulations results to measurements results. Moreover, basic chip analog building blocks measurements give precious information about their imperfections caused by MOS transistor mismatch. This information is very usable during design and improvement of a special setup for chip functional tests. Improvement of the setup is a digitally assisted analog technique. It is an original idea of oscillators tuning procedure used during chip prototype testing. Such setup, oscillators tuning procedure and segmentation of sample binary images are presented


Sign in / Sign up

Export Citation Format

Share Document