A 6bit 550Ms/s small area low power successive approximation ADC

Author(s):  
Zhou Peng ◽  
Chenxi Han ◽  
Dongmei Li ◽  
Zhihua Wang
2011 ◽  
Vol 20 (01) ◽  
pp. 15-27 ◽  
Author(s):  
XIAN TANG ◽  
KONG PANG PUN

A novel switched-current successive approximation ADC is presented in this paper with high speed and low power consumption. The proposed ADC contains a new high-accuracy and power-efficient switched-current S/H circuit and a speed-improved current comparator. Designed and simulated in a 0.18-μm CMOS process, this 8-bit ADC achieves 46.23 dB SNDR at 1.23 MS/s consuming 73.19 μW under 1.2 V voltage supply, resulting in an ENOB of 7.38-bit and an FOM of 0.357 pJ/Conv.-step.


2005 ◽  
Vol 41 (11) ◽  
pp. 634 ◽  
Author(s):  
H.P. Le ◽  
J. Singh ◽  
L. Hiremath ◽  
V. Mallapur ◽  
A. Stojcevski

2011 ◽  
Vol 8 (4) ◽  
pp. 195-201 ◽  
Author(s):  
Mehdi Saberi ◽  
Hassan Sepehrian ◽  
Reza Lotfi ◽  
Khalil Mafinezhad

Sign in / Sign up

Export Citation Format

Share Document