A Compressive Sensing-Based CMOS Image Sensor With Second-Order $\Sigma \Delta$ ADCs

2018 ◽  
Vol 18 (6) ◽  
pp. 2404-2410 ◽  
Author(s):  
Hyunkeun Lee ◽  
Donghwan Seo ◽  
Woo-Tae Kim ◽  
Byung-Geun Lee
2015 ◽  
Vol 15 (7) ◽  
pp. 3699-3710 ◽  
Author(s):  
Mohammadreza Dadkhah ◽  
M. Jamal Deen ◽  
Shahram Shirani

2014 ◽  
Vol 2014 ◽  
pp. 1-7 ◽  
Author(s):  
Fang Tang ◽  
Amine Bermak ◽  
Amira Abbes ◽  
Mohieddine Amor Benammar

This paper presents a column-parallel continuous-time sigma delta (CTSD) ADC for mega-pixel resolution CMOS image sensor (CIS). The sigma delta modulator is implemented with a 2nd order resistor/capacitor-based loop filter. The first integrator uses a conventional operational transconductance amplifier (OTA), for the concern of a high power noise rejection. The second integrator is realized with a single-ended inverter-based amplifier, instead of a standard OTA. As a result, the power consumption is reduced, without sacrificing the noise performance. Moreover, the variable gain amplifier in the traditional column-parallel read-out circuit is merged into the front-end of the CTSD modulator. By programming the input resistance, the amplitude range of the input current can be tuned with 8 scales, which is equivalent to a traditional 2-bit preamplification function without consuming extra power and chip area. The test chip prototype is fabricated using 0.18 μm CMOS process and the measurement result shows an ADC power consumption lower than 63.5 μW under 1.4 V power supply and 50 MHz clock frequency.


Author(s):  
Hyunkeun Lee ◽  
Woo-Tae Kim ◽  
Jinho Kim ◽  
Myonglae Chu ◽  
Byung-Geun Lee

2015 ◽  
Vol 46 (9) ◽  
pp. 860-868 ◽  
Author(s):  
Yun-Tao Liu ◽  
Dong-Yang Xing ◽  
Ying Wang ◽  
Jie Chen

2015 ◽  
Author(s):  
Nan Chen ◽  
Zhengfen Li ◽  
Shengyou Zhong ◽  
Mei Zou ◽  
Libin Yao

Sign in / Sign up

Export Citation Format

Share Document