A Dual-Core RISC-V Vector Processor With On-Chip Fine-Grain Power Management in 28-nm FD-SOI

2020 ◽  
Vol 28 (12) ◽  
pp. 2721-2725
Author(s):  
John Charles Wright ◽  
Colin Schmidt ◽  
Ben Keller ◽  
Daniel Palmer Dabbelt ◽  
Jaehwa Kwak ◽  
...  
Electronics ◽  
2021 ◽  
Vol 10 (1) ◽  
pp. 68
Author(s):  
Woorham Bae ◽  
Sung-Yong Cho ◽  
Deog-Kyoon Jeong

This paper presents a fully integrated Peripheral Component Interconnect (PCI) Express (PCIe) Gen4 physical layer (PHY) transmitter. The prototype chip is fabricated in a 28 nm low-power CMOS process, and the active area of the proposed transmitter is 0.23 mm2. To enable voltage scaling across wide operating rates from 2.5 Gb/s to 16 Gb/s, two on-chip supply regulators are included in the transmitter. At the same time, the regulators maintain the output impedance of the transmitter to meet the return loss specification of the PCIe, by including replica segments of the output driver and reference resistance in the regulator loop. A three-tap finite-impulse-response (FIR) equalization is implemented and, therefore, the transmitter provides more than 9.5 dB equalization which is required in the PCIe specification. At 16 Gb/s, the prototype chip achieves energy efficiency of 1.93 pJ/bit including all the interface, bias, and built-in self-test circuits.


2018 ◽  
Vol 14 (3) ◽  
pp. 404-413
Author(s):  
Marc Renaudin ◽  
Aymane Bouzafour ◽  
Sylvain Engels ◽  
Robin Wilson
Keyword(s):  
On Chip ◽  

Author(s):  
Xicheng Jiang ◽  
Narayan Prasad Ramachandran ◽  
Dae Woon Kang ◽  
Chee Kiong Chen ◽  
Mark Rutherford ◽  
...  

2013 ◽  
Vol 60 (6) ◽  
pp. 356-360 ◽  
Author(s):  
I. Mansouri ◽  
P. Benoit ◽  
L. Torres ◽  
F. Clermidy
Keyword(s):  

2020 ◽  
Vol 29 (10) ◽  
pp. 108504
Author(s):  
Wei-Tao Yang ◽  
Yong-Hong Li ◽  
Ya-Xin Guo ◽  
Hao-Yu Zhao ◽  
Yang Li ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document