Low-power High-speed Complementary Gaas Dynamic Logic Circuit Design

Author(s):  
K.A. Shehata ◽  
D.J. Fouts
Integration ◽  
2012 ◽  
Vol 45 (4) ◽  
pp. 395-404 ◽  
Author(s):  
Fang Tang ◽  
Amine Bermak ◽  
Zhouye Gu

2006 ◽  
Vol 50 (2.3) ◽  
pp. 277-286 ◽  
Author(s):  
W. Belluomini ◽  
D. Jamsek ◽  
A. K. Martin ◽  
C. McDowell ◽  
R. K. Montoye ◽  
...  

The bit size of the data length process depends on the clock speed operation .the clock speed increases with the bit size of the data length .but this increases deal in the circuit to overcome this pipeline and parallel processing is used. This will increase the performance of the circuit with the advancement of the high speed technology the data length process per clock is increasing rapidly from Intel 1 intel20 to Intel series. Adder is an important adder structure design which uses parallel and pipelining scheme are RCA and SFA. To design these adders we need high speed processing digital electronic circuit which must be high speed and low power. There are various types of logic families which we are discuss in this paper. From static to dynamic circuit design why dynamic is faster than static. and various types of dynamic circuit design structure this paper basically focus on constant delay logic style and why it is superior to other dynamic structures such as domino logic ,dynamic logic np CMOS logic,C2MOS logic ,NORA CMOS logic design, Zipper CMOS,FTL logic.


Author(s):  
Praveen J ◽  
Aishwarya Aishwarya ◽  
Jagadish Venkatraman Naik ◽  
Kshithija Kshithija ◽  
Mahesh Biradar

Sign in / Sign up

Export Citation Format

Share Document