Low-Power Memory Design for IoT-Enabled Systems

Author(s):  
Adeeba Sharif ◽  
Sayeed Ahmad ◽  
Naushad Alam
Keyword(s):  
2006 ◽  
pp. 51-89
Author(s):  
Yukihito Oowaki ◽  
Tohru Tanzawa
Keyword(s):  

Integration ◽  
2020 ◽  
Vol 75 ◽  
pp. 73-84
Author(s):  
Sheikh Wasmir Hussain ◽  
Telajala Venkata Mahendra ◽  
Sandeep Mishra ◽  
Anup Dandapat

Author(s):  
Ravi Khatwal ◽  
Manoj Kumar Jain

Recently Low power custom memory design is the major issue for embedded designer. Micro wind and Xilinx simulator performs efficient cache simulation and high performances with low power consumption. SRAM efficiency analyzed with 6-T architecture design and analyzed the simulation performance for specific application. We have implemented clock based memory architecture design and analyzed internal clock efficiency for SRAM. Architectural clock implemented memory design that reduces access time and propagation delay time for embedded devices. Internal semiconductor material improvement increases simulation performance and these design implemented for application specific design architecture.


Sign in / Sign up

Export Citation Format

Share Document