scholarly journals Surrogate Assisted Optimization for Low-Voltage Low-Power Circuit Design

2020 ◽  
Vol 10 (2) ◽  
pp. 20
Author(s):  
Amel Garbaya ◽  
Mouna Kotti ◽  
Mourad Fakhfakh ◽  
Esteban Tlelo-Cuautle

Low-voltage low-power (LVLP) circuit design and optimization is a hard and time-consuming task. In this study, we are interested in the application of the newly proposed meta-modelling technique to alleviate such burdens. Kriging-based surrogate models of circuits’ performances were constructed and then used within a metaheuristic-based optimization kernel in order to maximize the circuits’ sizing. The JAYA algorithm was used for this purpose. Three topologies of CMOS current conveyors (CCII) were considered to showcase the proposed approach. The achieved performances were compared to those obtained using conventional LVLP circuit sizing techniques, and we show that our approach offers interesting results.

2004 ◽  
Vol 48 (10-11) ◽  
pp. 1727-1732 ◽  
Author(s):  
S. Mitra ◽  
A. Salman ◽  
D.P. Ioannou ◽  
C. Tretz ◽  
D.E. Ioannou

Author(s):  
R.G. Carvajal ◽  
J. Ramirez-Angulo ◽  
A.J. Lopez-Martin ◽  
A. Torralba ◽  
J.A.G. Galan ◽  
...  

2010 ◽  
pp. 853-882
Author(s):  
Fei Hu ◽  
Alexandru Samachisa ◽  
Marcin Lukowiak ◽  
Daniel Philips ◽  
Yang Xiao

2015 ◽  
Vol 2 (9) ◽  
pp. 4468-4473
Author(s):  
N.Geetha Rani ◽  
P.Chandrasekhar Reddy

Sign in / Sign up

Export Citation Format

Share Document