circuit sizing
Recently Published Documents


TOTAL DOCUMENTS

82
(FIVE YEARS 13)

H-INDEX

11
(FIVE YEARS 0)

2021 ◽  
Author(s):  
Ahmet F. Budak ◽  
Prateek Bhansali ◽  
Bo Liu ◽  
Nan Sun ◽  
David Z. Pan ◽  
...  

2021 ◽  
Author(s):  
Konstantinos Touloupas ◽  
Nikos Chouridis ◽  
Paul P. Sotiriadis

2021 ◽  
Author(s):  
Marius Stanescu ◽  
Catalin Visan ◽  
Gabriel Sandu ◽  
Horia Cucu ◽  
Cristian Diaconu ◽  
...  

Integration ◽  
2021 ◽  
Vol 76 ◽  
pp. 148-158
Author(s):  
Inga Abel ◽  
Maximilian Neuner ◽  
Helmut Graeb
Keyword(s):  

2020 ◽  
Vol 10 (2) ◽  
pp. 20
Author(s):  
Amel Garbaya ◽  
Mouna Kotti ◽  
Mourad Fakhfakh ◽  
Esteban Tlelo-Cuautle

Low-voltage low-power (LVLP) circuit design and optimization is a hard and time-consuming task. In this study, we are interested in the application of the newly proposed meta-modelling technique to alleviate such burdens. Kriging-based surrogate models of circuits’ performances were constructed and then used within a metaheuristic-based optimization kernel in order to maximize the circuits’ sizing. The JAYA algorithm was used for this purpose. Three topologies of CMOS current conveyors (CCII) were considered to showcase the proposed approach. The achieved performances were compared to those obtained using conventional LVLP circuit sizing techniques, and we show that our approach offers interesting results.


Sign in / Sign up

Export Citation Format

Share Document