scholarly journals Design and Characterization of Backside Termination Structures for Thick Fully-Depleted MAPS

Sensors ◽  
2021 ◽  
Vol 21 (11) ◽  
pp. 3809
Author(s):  
Thomas Corradino ◽  
Gian-Franco Dalla Betta ◽  
Lorenzo De Cilladi ◽  
Coralie Neubüser ◽  
Lucio Pancheri

Fully Depleted Monolithic Active Pixel Sensors (FD-MAPS) represent an appealing alternative to hybrid detectors for radiation imaging applications. We have recently demonstrated the feasibility of FD-MAPS based on a commercial 110 nm CMOS technology, adapted using high-resistivity substrates and backside post-processing. A p/n junction diode, fabricated on the detector backside using low-temperature processing steps after the completion of the front-side Back End of Line (BEOL), is reverse-biased to achieve the full depletion of the substrate and thus fast charge collection by drift. Test diodes including termination structures with different numbers of floating guard rings and different pitches were fabricated together with other Process Control Monitor structures. In this paper, we present the design of the backside diodes, together with results from the electrical characterization of the test devices, aiming to improve understanding of the strengths and limitations of the proposed approach. Characterization results obtained on several wafers demonstrate the effectiveness of the termination rings in increasing the breakdown voltage of the backside diodes and in coping with the variability of the passivation layer characteristics. A breakdown voltage exceeding 400 V in the worst case was demonstrated in devices with 30 guard rings with 6 μm pitch, thus enabling the full depletion of high-resistivity substrates with a thickness larger than or equal to 300 μm. Additionally, we show the first direct comparison for this technology of measured pixel characteristics with 3D TCAD simulations, proving a good agreement in the extracted operating voltages.

2005 ◽  
Vol 52 (5) ◽  
pp. 1887-1891 ◽  
Author(s):  
J.J. Velthuis ◽  
P.P. Allport ◽  
G. Casse ◽  
A. Evans ◽  
R. Turchetta ◽  
...  

Author(s):  
Yuk L. Tsang ◽  
Xiang D. Wang ◽  
Reyhan Ricklefs ◽  
Jason Goertz

Abstract In this paper, we report a transistor model that has successfully led to the identification of a non visual defect. This model was based on detailed electrical characterization of a MOS NFET exhibiting a threshold voltage (Vt) of just about 40mv lower than normal. This small Vt delta was based on standard graphical extrapolation method in the usual linear Id-Vg plots. We observed, using a semilog plot, two slopes in the Id-Vg curves with Vt delta magnified significantly in the subthreshold region. The two slopes were attributed to two transistors in parallel with different Vts. We further found that one of the parallel transistors had short channel effect due to a punch-through mechanism. It was proposed and ultimately confirmed the cause was due to a dopant defect using scanning capacitance microscopy (SCM) technique.


2014 ◽  
Vol 9 (05) ◽  
pp. C05064-C05064 ◽  
Author(s):  
A Miucci ◽  
L Gonella ◽  
T Hemperek ◽  
F Hügging ◽  
H Krüger ◽  
...  

IFAE 2006 ◽  
2007 ◽  
pp. 349-352
Author(s):  
V. Re ◽  
C. Andreoli ◽  
M. Manghisoni ◽  
E. Pozzati ◽  
L. Ratti ◽  
...  

2005 ◽  
Vol 483-485 ◽  
pp. 933-936 ◽  
Author(s):  
R. Pierobon ◽  
G. Meneghesso ◽  
E. Zanoni ◽  
Fabrizio Roccaforte ◽  
Francesco La Via ◽  
...  

The static and dynamic electrical characterization of power Schottky rectifiers both with Ti and Ni2Si as Schottky metals having low negative coefficient of the breakdown voltage versus temperature will be presented in this paper. The values of the barrier height are respectively 1.28eV and 1.68eV, as extracted using the Tung’s model for inhomogeneous contacts from forward currentvoltage characteristics. These values were found to be in good agreement with those obtained by means of capacitance-voltage measurements. The breakdown voltage shows an almost linear dependence from the temperature for both types of devices. The extracted coefficients are respectively -0.08V/°C and -0.11V/°C, thus guarantying stable and reliable behaviour. Very short reverse recovery time at RT and at 125°C confirms the good thermal stability of these devices.


2003 ◽  
Vol 24 (4) ◽  
pp. 251-253 ◽  
Author(s):  
Sang Lam ◽  
Hui Wan ◽  
Pin Su ◽  
P.W. Wyatt ◽  
C.L. Chen ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document