scholarly journals Low Power Implementation of Linear Feedback Shift Registers

2019 ◽  
Vol 8 (2) ◽  
pp. 2375-2379

This paper describes low power design and implementation of Linear Feedback Shift Register (LFSR). The easiness in implementation and simple operation of Linear Feedback Shift Register have made it fit into a wide range of digital systems design. Since random pattern generation, data encryption and decryption play a major role in communication systems, the LFSR comes into view for developing the patterns for these applications. As the need increases day after day, simple and high-performance design of LFSR is required. As power consumption of the device being an important factor in the VLSI circuits, it has to be reduced by including power optimization techniques in the designs. Pulsed Latch is a popular technique of reducing power consumption which uses Pulsed Latches instead of flip-flops. As latches have lesser number of circuit elements compared to flip-flops, the area is also minimized. By implementing this pulsed latch technique, the linear feedback shift register can be designed with low power and area. The design entry is done in VHDL code and implemented using Cadence tool. In Cadence, Nclaunch, RTL Complier and Encounter tools are used for simulation, synthesis and implementation. With this method, the power reduction is achieved up to 41.99%

2018 ◽  
Vol 6 (1) ◽  
pp. 20 ◽  
Author(s):  
SINGH DHARMENDRA ◽  
SINGH ANKIT ◽  
AGRAWAL PRACHI ◽  
AGRAWAL HARSHITA ◽  
◽  
...  

Sign in / Sign up

Export Citation Format

Share Document