A low-power high-resolution dynamic voltage comparator with input signal dependent power down technique

Author(s):  
Ashima Gupta ◽  
Anil Singh ◽  
Alpana Agarwal
2021 ◽  
Vol 20 (3) ◽  
pp. 1-22
Author(s):  
David Langerman ◽  
Alan George

High-resolution, low-latency apps in computer vision are ubiquitous in today’s world of mixed-reality devices. These innovations provide a platform that can leverage the improving technology of depth sensors and embedded accelerators to enable higher-resolution, lower-latency processing for 3D scenes using depth-upsampling algorithms. This research demonstrates that filter-based upsampling algorithms are feasible for mixed-reality apps using low-power hardware accelerators. The authors parallelized and evaluated a depth-upsampling algorithm on two different devices: a reconfigurable-logic FPGA embedded within a low-power SoC; and a fixed-logic embedded graphics processing unit. We demonstrate that both accelerators can meet the real-time requirements of 11 ms latency for mixed-reality apps. 1


1994 ◽  
Author(s):  
Hans W. Becker ◽  
Volker Scheuer ◽  
Theo T. Tschudi

2015 ◽  
Vol 119 (1) ◽  
pp. 153-164 ◽  
Author(s):  
Lei Tao ◽  
Kang Sun ◽  
David J. Miller ◽  
Dan Pan ◽  
Levi M. Golston ◽  
...  

1986 ◽  
Vol 22 (6) ◽  
pp. 338 ◽  
Author(s):  
W.T. Ng ◽  
C.A.T. Salama

Sign in / Sign up

Export Citation Format

Share Document