Thermal annealing effects on the interface state density of metal-oxide-semiconductor capacitors with electron cyclotron resonance plasma enhanced chemical vapor deposition Silicon dioxide

2007 ◽  
Vol 515 (19) ◽  
pp. 7590-7593 ◽  
Author(s):  
L. Maiolo ◽  
A. Pecora ◽  
M. Cuscunà ◽  
G. Fortunato
2016 ◽  
Vol 858 ◽  
pp. 663-666
Author(s):  
Marilena Vivona ◽  
Patrick Fiorenza ◽  
Tomasz Sledziewski ◽  
Alexandra Gkanatsiou ◽  
Michael Krieger ◽  
...  

In this work, the electrical properties of SiO2/SiC interfaces onto a 2°-off axis 4H-SiC layer were studied and validated through the processing and characterization of metal-oxide-semiconductor (MOS) capacitors. The electrical analyses on the MOS capacitors gave an interface state density in the low 1×1012 eV-1cm-2 range, which results comparable to the standard 4°-off-axis 4H-SiC, currently used for device fabrication. From Fowler-Nordheim analysis and breakdown measurements, a barrier height of 2.9 eV and an oxide breakdown of 10.3 MV/cm were determined. The results demonstrate the maturity of the 2°-off axis material and pave the way for the fabrication of 4H-SiC MOSFET devices on this misorientation angle.


Sign in / Sign up

Export Citation Format

Share Document