Single‐ended structure sense‐amplifier‐based flip‐flop for low‐power systems

2015 ◽  
Vol 51 (1) ◽  
pp. 20-21 ◽  
Author(s):  
Jin‐Fa Lin ◽  
Yin‐Tsung Hwang ◽  
Chen‐Syuan Wong ◽  
Ming‐Hwa Sheu
2019 ◽  
Vol E102.C (11) ◽  
pp. 833-838
Author(s):  
Po-Yu KUO ◽  
Chia-Hsin HSIEH ◽  
Jin-Fa LIN ◽  
Ming-Hwa SHEU ◽  
Yi-Ting HUNG

2014 ◽  
Vol 23 (05) ◽  
pp. 1450066
Author(s):  
JITENDRA KANUNGO ◽  
S. DASGUPTA

Energy recovery clocking is an ultimate solution to the ultra low power sequential digital circuit design. In this paper, we present a new slave latch for a sense-amplifier based flip-flop (SAFF). Energy recovery sinusoidal clock is applied to the low power SAFF. Extensive simulation based comparisons among reported and proposed SAFF are carried-out at 90 nm CMOS technology node. The proposed flip-flop operating with energy recovery single phase sinusoidal clock shows better performance. The proposed flip-flop also reduces the leakage current and glitch.


2021 ◽  
Author(s):  
komal swami ◽  
Ritu Sharma

Abstract Energy conservation and delay minimization are the two major goals while designing ultra-low-power digital integrated circuits at lower technology nodes. Here, silicon based carbon nanotube field effect transistor (CNTFET) has been explored as a novel material for future electronics design applications (EDA). In this paper, two energy-efficient switching activity minimization techniques have been applied with proposed designs. First technique detects the completion of sensing stage operation known as transition completion detection (TCD) technique. TC signal generated from NAND operation of complementary outputs of sensing stage which minimizes glitches in the complementary outputs of the latch stage. Another clock gating mechanism applied at the latch stage to smoothen the output waveforms Q and . The proposed and existing designs simulated using 32nm CMOS and 32nm CNTFET technology, indicating that the CNTFET based design reduces power by 45% and 36% respectively in comparison with conventional CMOS. Proposed Low Power Sense Amplifier Flip Flop with transition control detection (TCD-LPSAFF) and Ultra Low Energy Sense Amplifier Flip Flop (ULESAFF) give optimum power delay product (PDP) which is 35.7x10-18 J and 29.6x10-18 J respectively. Also, the effect of process variation has been analyzed at specified corners (FF, TT and SS) in the temperature range of -40º C to 120º C. The performance of all designs has been validated by functionality testing with variation in diameter, number of tubes and pitch respectively.


Author(s):  
Farshad Moradi ◽  
Charles Augustine ◽  
Ashish Goel ◽  
Georgeos Karakonstantis ◽  
Tuan Vu Cao ◽  
...  
Keyword(s):  

2016 ◽  
Author(s):  
Yong Ye ◽  
Yuan Du ◽  
Dan Gao ◽  
Yong Kang ◽  
Zhitang Song ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document