3D nanopore shape control by current-stimulus dielectric breakdown

2016 ◽  
Vol 109 (6) ◽  
pp. 063105 ◽  
Author(s):  
Cuifeng Ying ◽  
Yuechuan Zhang ◽  
Yanxiao Feng ◽  
Daming Zhou ◽  
Deqiang Wang ◽  
...  
Author(s):  
L.H. Bolz ◽  
D.H. Reneker

The attack, on the surface of a polymer, by the atomic, molecular and ionic species that are created in a low pressure electrical discharge in a gas is interesting because: 1) significant interior morphological features may be revealed, 2) dielectric breakdown of polymeric insulation on high voltage power distribution lines involves the attack on the polymer of such species created in a corona discharge, 3) adhesive bonds formed between polymer surfaces subjected to such SDecies are much stronger than bonds between untreated surfaces, 4) the chemical modification of the surface creates a reactive surface to which a thin layer of another polymer may be bonded by glow discharge polymerization.


2014 ◽  
Vol 134 (4) ◽  
pp. 237-242
Author(s):  
Naru Matsugasaki ◽  
Katsuyoshi Shinyama ◽  
Shigetaka Fujita

Author(s):  
Horatio Rodrigo ◽  
Wolfgang Baumgartinger ◽  
Aniket Ingrole ◽  
Z (Richard) Liang ◽  
Danny George. Crook ◽  
...  

2003 ◽  
Vol 766 ◽  
Author(s):  
Ahila Krishnamoorthy ◽  
N.Y. Huang ◽  
Shu-Yunn Chong

AbstractBlack DiamondTM. (BD) is one of the primary candidates for use in copper-low k integration. Although BD is SiO2 based, it is vastly different from oxide in terms of dielectric strength and reliability. One of the main reliability concerns is the drift of copper ions under electric field to the surrounding dielectric layer and this is evaluated by voltage ramp (V-ramp) and time dependent dielectric breakdown (TDDB). Metal 1 and Metal 2 intralevel comb structures with different metal widths and spaces were chosen for dielectric breakdown studies. Breakdown field of individual test structures were obtained from V-ramp tests in the temperature range of 30 to 150°C. TDDB was performed in the field range 0.5 – 2 MV/cm. From the leakage between combs at the same level (either metal 1 or metal 2) Cu drift through SiC/BD or SiN/BD interface was characterized. It was found that Cu/barrier and barrier/low k interfaces functioned as easy paths for copper drift thereby shorting the lines. Cu/SiC was found to provide a better interface than Cu/SiN.


Author(s):  
Massimiliano Mattei ◽  
Domenico Famularo ◽  
Carmelo Vincenzo Labate
Keyword(s):  

Author(s):  
Hua Younan ◽  
Chu Susan ◽  
Gui Dong ◽  
Mo Zhiqiang ◽  
Xing Zhenxiang ◽  
...  

Abstract As device feature size continues to shrink, the reducing gate oxide thickness puts more stringent requirements on gate dielectric quality in terms of defect density and contamination concentration. As a result, analyzing gate oxide integrity and dielectric breakdown failures during wafer fabrication becomes more difficult. Using a traditional FA flow and methods some defects were observed after electrical fault isolation using emission microscopic tools such as EMMI and TIVA. Even with some success with conventional FA the root cause was unclear. In this paper, we will propose an analysis flow for GOI failures to improve FA’s success rate. In this new proposed flow both a chemical method, Wright Etch, and SIMS analysis techniques are employed to identify root cause of the GOI failures after EFA fault isolation. In general, the shape of the defect might provide information as to the root cause of the GOI failure, whether related to PID or contamination. However, Wright Etch results are inadequate to answer the questions of whether the failure is caused by contamination or not. If there is a contaminate another technique is required to determine what the contaminant is and where it comes from. If the failure is confirmed to be due to contamination, SIMS is used to further determine the contamination source at the ppm-ppb level. In this paper, a real case of GOI failure will be discussed and presented. Using the new failure analysis flow, the root cause was identified to be iron contamination introduced from a worn out part made of stainless steel.


Author(s):  
Jifeng Chen ◽  
Peilin Song ◽  
Thomas M. Shaw ◽  
Franco Stellari ◽  
Lynne Gignac ◽  
...  

Abstract In this paper, we propose a new methodology and test system to enable the early detection and precise localization of Time-Dependent-Dielectric-Breakdown (TDDB) occurrence in Back-End-of-Line (BEOL) interconnection. The methodology is implemented as a novel Integrated Reliability Test System (IRTS). In particular, through our methodology and test system, we can easily synchronize electrical measurements and emission microscopy images to gather more accurate information and thereby gain insight into the nature of the defects and their relationship to chip manufacturing steps and materials, so that we can ultimately better engineer these steps for higher reliable systems. The details of our IRTS will be presented along with a case study and preliminary analysis results.


Sign in / Sign up

Export Citation Format

Share Document