A 16 kb 1T1C FeRAM test chip using current-based reference scheme

Author(s):  
J.W.K. Siu ◽  
Y. Eslami ◽  
A. Sheikholeslami ◽  
P.G. Gulak ◽  
T. Endo ◽  
...  
Keyword(s):  
2014 ◽  
Vol 2 (1) ◽  
pp. 15-21
Author(s):  
Appikonda Mohan ◽  
◽  
Naveen Bolisetti ◽  
Chiranjeevi Tirumalasetty ◽  
Mothiram Bhukya ◽  
...  

Electronics ◽  
2021 ◽  
Vol 10 (4) ◽  
pp. 443
Author(s):  
Mihaela-Daniela Dobre ◽  
Philippe Coll ◽  
Gheorghe Brezeanu

This paper proposes an investigation of a CDM (charge device model) electrostatic discharge (ESD) protection method used in submicronic input–output (I/O) structures. The modeling of the commonly used ESD protection devices as well as the modeling of the breakdown caused by ESD is not accurate using traditional commercial tools, hence the need for test-chip implementation, whenever a new technology node is used in production. The proposed method involves defining, implementing, testing, and concluding on one test-chip structure named generically “CDM ground resistance”. The structure assesses the maximum ground resistance allowed for the considered technology for which CDM protection is assured. The findings are important because they will be actively used as CDM protection for all I/O structures developed in the considered submicronic technology node. The paper will conclude on the constraints in terms of maximum resistance of ground metal track allowed to be CDM protected.


Author(s):  
Hiroki Koike ◽  
Sadahiko Miura ◽  
Hiroaki Honjo ◽  
Toshinari Watanabe ◽  
Hideo Sato ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document