A full differential low voltage low power high speed current comparator

Author(s):  
G. Roientan Lahiji ◽  
F. Rezvan
Electronics ◽  
2019 ◽  
Vol 8 (3) ◽  
pp. 350 ◽  
Author(s):  
Xu Bai ◽  
Jianzhong Zhao ◽  
Shi Zuo ◽  
Yumei Zhou

This paper presents a 2.5 Gbps 10-lane low-power low voltage differential signaling (LVDS) transceiver for a high-speed serial interface. In the transmitter, a complementary MOS H-bridge output driver with a common mode feedback (CMFB) circuit was used to achieve a stipulated common mode voltage over process, voltage and temperature (PVT) variations. The receiver was composed of a pre-stage common mode voltage shifter and a rail-to-rail comparator. The common mode voltage shifter with an error amplifier shifted the common mode voltage of the input signal to the required range, thereby the following rail-to-rail comparator obtained the maximum transconductance to recover the signal. The chip was fabricated using SMIC 28 nm CMOS technology, and had an area of 1.46 mm2. The measured results showed that the output swing of the transmitter was around 350 mV, with a root-mean-square (RMS) jitter of 3.65 [email protected] Gbps, and the power consumption of each lane was 16.51 mW under a 1.8 V power supply.


2008 ◽  
Vol 44 (3) ◽  
pp. 171 ◽  
Author(s):  
D. Banks ◽  
C. Toumazou

Author(s):  
Soheil Ziabakhsh ◽  
Hosein Alavi Rad ◽  
Alireza Saberkari ◽  
Shahriar Baradaran Shokouhi

Author(s):  
Md Torikul Islam Badal ◽  
Mujahidun Bin Mashuri ◽  
Mamun Bin Ibne Reaz ◽  
Noorfazila Kamal ◽  
Fazida Hanim Hashim

Sign in / Sign up

Export Citation Format

Share Document