Constant-Gate-Charge Scaling for Increased Short-Circuit Withstand Time in SiC Power Devices

Author(s):  
Madankumar Sampath ◽  
Dallas T. Morisette ◽  
James A. Cooper
2017 ◽  
Vol 897 ◽  
pp. 595-598
Author(s):  
Diane Perle Sadik ◽  
Jang Kwon Lim ◽  
Juan Colmenares ◽  
Mietek Bakowski ◽  
Hans Peter Nee

The temperature evolution during a short-circuit in the die of three different Silicon Carbide1200-V power devices is presented. A transient thermal simulation was performed based on the reconstructedstructure of commercially available devices. The location of the hottest point in the device iscompared. Finally, the analysis supports the necessity to turn off short-circuit events rapidly in orderto protect the device after a fault.


2015 ◽  
Vol 4 (4) ◽  
pp. 360-369 ◽  
Author(s):  
Takeshi Horiguchi ◽  
Shin-ichi Kinouchi ◽  
Yasushi Nakayama ◽  
Takeshi Oi ◽  
Hiroaki Urushibata ◽  
...  

Author(s):  
Takeshi Horiguchi ◽  
Shin-ichi Kinouchi ◽  
Yasushi Nakayama ◽  
Takeshi Oi ◽  
Hiroaki Urushibata ◽  
...  

2014 ◽  
Vol 54 (9-10) ◽  
pp. 1897-1900 ◽  
Author(s):  
K. Hasegawa ◽  
K. Yamamoto ◽  
H. Yoshida ◽  
K. Hamada ◽  
M. Tsukuda ◽  
...  

Materials ◽  
2021 ◽  
Vol 14 (22) ◽  
pp. 7096
Author(s):  
Xiaochuan Deng ◽  
Rui Liu ◽  
Songjun Li ◽  
Ling Li ◽  
Hao Wu ◽  
...  

A silicon carbide (SiC) trench MOSFET featuring fin-shaped gate and integrated Schottky barrier diode under split P type shield (SPS) protection (FS-TMOS) is proposed by finite element modeling. The physical mechanism of FS-TMOS is studied comprehensively in terms of fundamental (blocking, conduction, and dynamic) performance and transient extreme stress reliability. The fin-shaped gate on the sidewall of the trench and integrated Schottky diode at the bottom of trench aim to the reduction of gate charge and improvement on the third quadrant performance, respectively. The SPS region is fully utilized to suppress excessive electric field both at trench oxide and Schottky contact when OFF-state. Compared with conventional trench MOSFET (C-TMOS), the gate charge, Miller charge, Von at third quadrant, Ron,sp·Qgd, and Ron,sp·Qg of FS-TMOS are significantly reduced by 34%, 20%, 65%, 0.1%, and 14%, respectively. Furthermore, short-circuit and avalanche capabilities are discussed, verifying the FS-TMOS is more robust than C-TMOS. It suggests that the proposed FS-TMOS is a promising candidate for next-generation high efficiency and high-power density applications.


Sign in / Sign up

Export Citation Format

Share Document