ATPG and Test Compression for Probabilistic Circuits

Author(s):  
Kai-Chieh Yang ◽  
Ming- Ting Lee ◽  
Chen-Hung Wu ◽  
James Chien-Mo Li
Author(s):  
Rudolf Schlangen ◽  
Jon Colburn ◽  
Joe Sarmiento ◽  
Bala Tarun Nelapatla ◽  
Puneet Gupta

Abstract Driven by the need for higher test-compression, increasingly many chip-makers are adopting new DFT architectures such as “Extreme-Compression” (XTR, supported by Synopsys) with on-chip pattern generation and MISR based compression of chain output data. This paper discusses test-loop requirements in general and gives Advantest 93k specific guidelines on test-pattern release and ATE setup necessary to enable the most established EFA techniques such as LVP and SDL (aka DLS, LADA) within the XTR test architecture.


Author(s):  
Xrysovalantis Kavousianos ◽  
Krishnendu Chakrabarty ◽  
Emmanouil Kalligeros ◽  
Vasileios Tenentes

Author(s):  
Ran Canetti ◽  
Huijia Lin ◽  
Stefano Tessaro ◽  
Vinod Vaikuntanathan

Author(s):  
D Manasa Manikya ◽  
Marala Jagruthi ◽  
Rana Anjum ◽  
Ashok Kumar K

Author(s):  
Ming-Ting Lee ◽  
Chen-Hung Wu ◽  
Shi-Tang Liu ◽  
Cheng-Yun Hsieh ◽  
James Chien-Mo Li

Author(s):  
Marcin Gebala ◽  
Grzegorz Mrugalski ◽  
Nilanjan Mukherjee ◽  
Janusz Rajski ◽  
Jerzy Tyszer
Keyword(s):  

Author(s):  
Hiroaki Inoue ◽  
Junya Yamada ◽  
Hideyuki Yoneda ◽  
Katsumi Togawa ◽  
Koichiro Furuta

Sign in / Sign up

Export Citation Format

Share Document