A circuit technique for leakage power reduction in CMOS VLSI circuits

Author(s):  
Venkata Ramakrishna Nandyala ◽  
Kamala Kanta Mahapatra
2012 ◽  
Vol 55 (8) ◽  
pp. 42-48 ◽  
Author(s):  
Pushpa Saini ◽  
Rajesh Mehra

2012 ◽  
Vol 5 (4) ◽  
pp. 227-232 ◽  
Author(s):  
M. Geetha Priya ◽  
K. Baskaran ◽  
D. Krishnaven ◽  
S. Srinivasan

Author(s):  
Ayush Tiwari

Recently, consumption of power is key problem of logic circuits based on Very Large Scale Integration. More potentiality consumption isn’t considered an appropriate for storage cell life for the use in cell operations and changes parameters such as optimality, efficiency etc, more consumption of power also provides for minimization of cell storage cycle. In present scenario static consumption of power is major troubles in logic circuits based on CMOS. Layout of drainage less circuit is typically complex. Several derived methods for minimization of consumption of potentiality for logic circuits based on CMOS. For this research paper, a technique called Advance Leakage reduction (AL reduction) is proposed to reduce the leakage power in CMOS logic circuits. To draw our structure circuit related to CMOS like Inverter, inverted AND, and NOR etc. we have seen the power and delay for circuits. This paper incorporates, analyzing of several minimization techniques as compared with proposed work to illustrate minimization in ratio of energy and time usage and time duration for propagation. LECTOR, Source biasing, Stack ONOFIC method is observed and analyzed with the proposed method to evaluate the leakage power consumption and propagation delay for logic circuits based on CMOS. Entire work has done in LT Spice Software with 180nm library of CMOS.


2014 ◽  
Vol 94 (7) ◽  
pp. 24-28
Author(s):  
Manikya VaraPrasadDone ◽  
Uday Panwar ◽  
Kavita Khare

Sign in / Sign up

Export Citation Format

Share Document