Dry Etching of GaN Using Reactive Ion Beam Etching and Chemically Assisted Reactive Ion Beam Etching

1997 ◽  
Vol 468 ◽  
Author(s):  
Jae-Won Lee ◽  
Hyong-Soo Park ◽  
Yong-Jo Park ◽  
Myong-Cheol Yoo ◽  
Tae-Il Kim ◽  
...  

ABSTRACTDry etching characteristics of GaN using reactive ion beam etching (RIBE) were studied. Etching profile, etching rate and etching selectivity to a photoresist (PR) mask were investigated as a function of various etching parameters. Characteristics of chemically assisted reactive ion beam etching (CARIBE) and RIBE were compared at varied mixtures of CH4 and Cl2. A highly anisotropie etching profile with a smooth surface was obtained for tilted RIBE with Ch at room temperature. Etching selectivity to a PR was dramatically improved in RIBE and CARIBE when a volume fraction of CH4 to the mixture of CH4 and Ch was larger than 0.83.

1990 ◽  
Vol 29 (Part 2, No. 12) ◽  
pp. L2449-L2452 ◽  
Author(s):  
Tohru Nishibe ◽  
Shin-ya Nunoue

1997 ◽  
Vol 144 (9) ◽  
pp. 3191-3197 ◽  
Author(s):  
K. Nishioka ◽  
M. Sugiyama ◽  
M. Nezuka ◽  
Y Shimogaki ◽  
Y. Nakano ◽  
...  

2009 ◽  
Vol 1156 ◽  
Author(s):  
Bivragh Majeed ◽  
Marc Van Cauwenberghe ◽  
Deniz Sabuncuoglu Tezcan ◽  
Philippe Soussan

AbstractThis paper investigates the failure causes for slopped through silicon vias (TSV) and presents process improvement for implementing the slopped TSV for 3D wafer level packaging (WLP). IMEC is developing slopped and scaled generic approaches for 3D WLP. Previously we have reported on the integrated process flow for the slopped (TSV) and showed the feasibility of Parylene N as a dielectric material. In the TSV process discussed here, firstly 200mm device wafer is bonded facedown on a carrier using temporary glue layer and thinned by grinding. TSV's are realized by dry etching from the wafer backside, followed by dielectric deposition and patterning. Dielectric patterning is done at the bottom of the via on 100 microns thin silicon device wafer supported by the carrier. Finally, conformal plating is done inside the via to obtain the interconnections.This paper discusses the yield killer or failure causes in the slopped TSV process. There can be many parameter including silicon etch uniformity, dielectric etching at the bottom of the via and resist residue inside the via that can reduce the yield of the process. We report that one of the main factors contributing to the yield loss is silicon dry etching effects including non-uniformity and notching. Using standard Bosch etching process, notching at the interface between landing oxide and silicon has been observed. The notching cause a discontinuity at the bottom of the via resulting in no plating at the bottom interface.In this paper we report on a new via shape that is a combination of slopped and straight etching sequence to overcome the notching problem. Different parameters including influence of grinding marks, mask opening, wafer thickness variation, etching rate and etching profile across the wafer were investigated. The optimized design rules for mask opening and effect of individual etching parameters on the etching profile will be presented. In etching, firstly a sloped via with slope of 60 degrees is optimized with changing different etching parameters including different gasses and pressure. Slope via facilitates in subsequent dielectric deposition and sputtering processes. Secondly, a straight wall etching process based on Bosch process and soft landing step with longer passivation steps were investigated to obtain the notch free etching profile. The optimized etching process is notch free, very repeatable and total variation across different wafers is less then 2 percent for 100 micron target opening.This paper reports the failure analysis of TSV and discuses the processes improvement to obtain higher yielding vias. Different parameters that reduced the yield are discussed with main focus on notching effects during silicon etching. An improved and characterized, notch free uniform silicon etching across the wafer process based on two step etching is presented. An integration flow implementing the above optimized parameters with electrical yield will be detailed in the paper.


1997 ◽  
Vol 490 ◽  
Author(s):  
L. Houlet ◽  
A. Rhallabi ◽  
G. Turban

ABSTRACTThe Ion Beam Etching (IBE) model is developed assuming the analogy between the evolution of hydrodynamic surfaces and that of vacuum-solid interfaces. The main physical phenomenon in the IBE is the ion sputtering where the transfer of ion energy to the surface allows to eject the surface atoms. The local etching rate is thus proportional to the energetic flux and to the sputtering yield. Mask erosion and shadowing are taken into account in the model. The angular dependence of the sputtering yield permits to underscore the faceting and trenching phenomena which respectively represent the formation of the facets in mask comers and the overetching in the trench sides. Besides, the effect of mask erosion on pattern transfer of both trench and mesa structures is studied. In comparison with the experimental profile, the simulated etching profile of the mesa, based on the IBE model, shows a good agreement.


2007 ◽  
Author(s):  
Da-wei Zhang ◽  
Yuan-shen Huang ◽  
Zheng-ji Ni ◽  
Song-lin Zhuang

1996 ◽  
Vol 449 ◽  
Author(s):  
K. Saotome ◽  
A. Matsutani ◽  
T. Shirasawa ◽  
M. Mori ◽  
T. Honda ◽  
...  

ABSTRACTA dry etch technique using Cl2 based reactive ion beam etching (RIBE) has been developd for GaN-based semiconductor lasers. The etching rate of 350 − 1000 Å/min was obtained. This is applicable for micro fabrication of GaN based materials in the same way as used for other III-V group semiconductors. Furthermore, it is found that the surface damage of GaN layers induced by the RIBE-etch can be removed using ultra-violet assisted wet-etching using alkali solution. The PL intensity of damaged GaN layers is increased after the post-process wet-etching.


Sign in / Sign up

Export Citation Format

Share Document