radiation tolerant
Recently Published Documents


TOTAL DOCUMENTS

398
(FIVE YEARS 75)

H-INDEX

22
(FIVE YEARS 4)

2021 ◽  
Vol 16 (12) ◽  
pp. P12014
Author(s):  
W. Adam ◽  
T. Bergauer ◽  
D. Blöch ◽  
M. Dragicevic ◽  
R. Frühwirth ◽  
...  

Abstract The CMS Inner Tracker, made of silicon pixel modules, will be entirely replaced prior to the start of the High Luminosity LHC period. One of the crucial components of the new Inner Tracker system is the readout chip, being developed by the RD53 Collaboration, and in particular its analogue front-end, which receives the signal from the sensor and digitizes it. Three different analogue front-ends (Synchronous, Linear, and Differential) were designed and implemented in the RD53A demonstrator chip. A dedicated evaluation program was carried out to select the most suitable design to build a radiation tolerant pixel detector able to sustain high particle rates with high efficiency and a small fraction of spurious pixel hits. The test results showed that all three analogue front-ends presented strong points, but also limitations. The Differential front-end demonstrated very low noise, but the threshold tuning became problematic after irradiation. Moreover, a saturation in the preamplifier feedback loop affected the return of the signal to baseline and thus increased the dead time. The Synchronous front-end showed very good timing performance, but also higher noise. For the Linear front-end all of the parameters were within specification, although this design had the largest time walk. This limitation was addressed and mitigated in an improved design. The analysis of the advantages and disadvantages of the three front-ends in the context of the CMS Inner Tracker operation requirements led to the selection of the improved design Linear front-end for integration in the final CMS readout chip.


Electronics ◽  
2021 ◽  
Vol 10 (22) ◽  
pp. 2741
Author(s):  
Stefan Biereigel ◽  
Szymon Kulis ◽  
Paulo Moreira ◽  
Alexander Kölpin ◽  
Paul Leroux ◽  
...  

This paper presents the first fully integrated radiation-tolerant All-Digital Phase-Locked Loop (PLL) and Clock and Data Recovery (CDR) circuit for wireline communication applications. Several radiation hardening techniques are proposed to achieve state-of-the-art immunity to Single-Event Effects (SEEs) up to 62.52/mg as well as tolerance to the Total Ionizing Dose (TID) exceeding 1.5Grad. The LC Digitally Controlled Oscillator (DCO) is implemented without MOS varactors, avoiding the use of a highly SEE sensitive circuit element. The circuit is designed to operate at reference clock frequencies from 40–320 or at data rates from 40Mbps–320Mbps and displays a jitter performance of 520 with a power dissipation of only 11 and an FOM of −235 .


2021 ◽  
pp. 101088
Author(s):  
Matteo Ferrari ◽  
Dominika Senajova ◽  
Keith Kershaw ◽  
Antonio Perillo-Marcone ◽  
Marco Calviani

2021 ◽  
Vol 11 (41) ◽  
pp. 2170164
Author(s):  
Felix Lang ◽  
Giles E. Eperon ◽  
Kyle Frohna ◽  
Elizabeth M. Tennyson ◽  
Amran Al‐Ashouri ◽  
...  

ACS Nano ◽  
2021 ◽  
Author(s):  
Pritpal S. Kanhaiya ◽  
Andrew Yu ◽  
Richard Netzer ◽  
William Kemp ◽  
Derek Doyle ◽  
...  

2021 ◽  
Vol 12 (4) ◽  
pp. 5601-5609

Hospital waste is a type of hazardous waste that contains a wide range of dangerous substances, including radioactive materials. Radiation-tolerant microbes have shown an interest in treating this liquid waste. Radiation-resistant microorganisms were chosen from irradiated fermented sausage in this investigation. The activity of enzymes such as protease, lipase, and laccase was studied. For hospital wastewater treatment, a single chamber microbial fuel cell (sMFC) with a radiation-tolerant bacterial consortium was deployed. The microbial structure analysis showed the selected consortium was similar to Acinetobacter sp. The COD was removed at a rate of 90.10±0.30%, and the power density (PD) was 168.91±3.89 mW/m2. This was the first study to use the radiation-resistant Acinetobacter sp. bacterial consortia to treat hospital waste and generate power simultaneously.


Author(s):  
Assaad El Makhloufi ◽  
Nisrine Chekroun ◽  
Noha Tagmouti ◽  
Samir El Adib ◽  
Naoufal Raissouni

The trend in satellite remote sensing assignments has continuously been concerning using hardware devices with more flexibility, smaller size, and higher computational power. Therefore, field programmable gate arrays (FPGA) technology is often used by the developers of the scientific community and equipment for carrying out different satellite remote sensing algorithms. This article explains hardware implementation of land surface temperature split window (LST-SW) algorithm based on the FPGA. To get a high-speed process and real-time application, VHSIC hardware description language (VHDL) was employed to design the LST-SW algorithm. The paper presents the benefits of the used Virtex-4QV of radiation tolerant series FPGA. The experimental results revealed that the suggested implementation of the algorithm using Virtex4QV achieved higher throughput of 435.392 Mbps, and faster processing time with value of 2.95 ms. Furthermore, a comparison between the proposed implementation and existing work demonstrated that the proposed implementation has better performance in terms of area utilization; 1.17% reduction in number of Slice used and 1.06% reduction in of LUTs. Moreover, the significant advantage of area utilization would be the none use of block RAMs comparing to existing work using three blocks RAMs. Finally, comparison results show improvements using the proposed implementation with rates of 2.28% higher frequency, 3.66 x higher throughput, and 1.19% faster processing time.


Author(s):  
M.S. Ferreira Santos ◽  
B.C. Metz ◽  
E.T. da Costa ◽  
C.L. do Lago ◽  
P.A. Willis ◽  
...  

2021 ◽  
Author(s):  
Felix Lang ◽  
Samuel D. Stranks ◽  
Kyle Frohna ◽  
Elizabeth M. Tennyson ◽  
Amran A. Ashouri ◽  
...  

2021 ◽  
pp. 2102246
Author(s):  
Felix Lang ◽  
Giles E. Eperon ◽  
Kyle Frohna ◽  
Elizabeth M. Tennyson ◽  
Amran Al‐Ashouri ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document