Integrated Clock Gating Analysis of TG Based D Flip-Flop for Different Technology Nodes

Author(s):  
Sunita Panda ◽  
Samiksha Sharma ◽  
Abhijit R. Asati
2018 ◽  
Vol 15 (6) ◽  
pp. 792-803
Author(s):  
Sudhakar Jyothula

PurposeThe purpose of this paper is to design a low power clock gating technique using Galeor approach by assimilated with replica path pulse triggered flip flop (RP-PTFF).Design/methodology/approachIn the present scenario, the inclination of battery for portable devices has been increasing tremendously. Therefore, battery life has become an essential element for portable devices. To increase the battery life of portable devices such as communication devices, these have to be made with low power requirements. Hence, power consumption is one of the main issues in CMOS design. To reap a low-power battery with optimum delay constraints, a new methodology is proposed by using the advantages of a low leakage GALEOR approach. By integrating the proposed GALEOR technique with conventional PTFFs, a reduction in power consumption is achieved.FindingsThe design was implemented in mentor graphics EDA tools with 130 nm technology, and the proposed technique is compared with existing conventional PTFFs in terms of power consumption. The average power consumed by the proposed technique (RP-PTFF clock gating with the GALEOR technique) is reduced to 47 per cent compared to conventional PTFF for 100 per cent switching activity.Originality/valueThe study demonstrates that RP-PTFF with clock gating using the GALEOR approach is a design that is superior to the conventional PTFFs.


2021 ◽  
Vol 3 ◽  
pp. 1-4
Author(s):  
Wing-Kong Ng ◽  
Wing-Shan Tam ◽  
Chi-Wah Kok
Keyword(s):  

2021 ◽  
Vol 15 (2) ◽  
pp. 259
Author(s):  
Kuruvilla John ◽  
R.S. Vinod Kumar ◽  
S.S. Kumar
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document