scholarly journals Triple Metal Surrounding Gate Junctionless Tunnel FET Based 6T SRAM Design for Low Leakage Memory System

Silicon ◽  
2021 ◽  
Author(s):  
G. Lakshmi Priya ◽  
M. Venkatesh ◽  
N. B. Balamurugan ◽  
T. S. Arun Samuel
2021 ◽  
Author(s):  
G. LAKSHMI PRIYA ◽  
M. VENKATESH ◽  
N.B. BALAMURUGAN ◽  
T.S. ARUN SAMUEL

Abstract The promising capability of Triple Material Surrounding Gate Junctionless Tunnel FET (TMSG – JL – TFET)based 6T SRAM structure is demonstrated by employing Germanium (Ge)and High-K gate dielectric material. The high – K insulation guarantees the proposed device to be used in low leakage memory systems. The corresponding analytical model is developed to extract various device parameters such as surface potential, electric field and threshold voltage. The results yield minimization of hot carrier effects at the drain end, when compared to conventional Silicon (Si) based tunnel FETs (TFETs). Further, the ambipolar characteristics of the proposed device is explored and 6T Ge – TMS – SG – JL – TFET based SRAM design is proposed. The results are compared with CMOS based SRAM and the analytical model presented is validated using 3D-TCAD ATLAS simulation, which ensures the accuracy and exactness of the developed model.


2016 ◽  
Vol 65 (4) ◽  
pp. 1055-1067 ◽  
Author(s):  
Jinhui Wang ◽  
Lina Wang ◽  
Haibin Yin ◽  
Zikui Wei ◽  
Zezhong Yang ◽  
...  

2016 ◽  
Vol 11 (12) ◽  
pp. 828-831 ◽  
Author(s):  
Adam Makosiej ◽  
Navneet Gupta ◽  
Naga Vakul ◽  
Andrei Vladimirescu ◽  
Sorin Cotofana ◽  
...  

Author(s):  
Navneet Gupta ◽  
Adam Makosiej ◽  
Andrei Vladimirescu ◽  
Amara Amara ◽  
Costin Anghel
Keyword(s):  

Author(s):  
Adam Makosiej ◽  
Rutwick Kumar Kashyap ◽  
Andrei Vladimirescu ◽  
Amara Amara ◽  
Costin Anghel
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document